Personal tools

Orphaned pages

From iis-projects

Jump to: navigation, search

The following pages are not linked from or transcluded into other pages in iis-projects.

Showing below up to 250 results in range #1 to #250.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. (M): A Flexible Peripheral System for High-Performance Systems on Chip
  2. 3D Matrix Multiplication Unit for ITA (1S)
  3. 3D Ultrasound Bubble Tracking
  4. 4th Generation Synchronization
  5. 5G Cellular RF Front-end Design in 22nm CMOS Technology
  6. AMZ Driverless Competition Embedded Systems Projects
  7. ASIC Design of a Gaussian Message Passing Processor
  8. ASIC Design of a Sigma Point Processor
  9. ASIC Development of 5G-NR LDPC Decoder
  10. ASIC Implementation of Jammer Mitigation
  11. ASIC Implementation of a Low-Power mmWave Massive MIMO Equalizer with a Custom Number Format
  12. ASIC implementation of a beamspace massive MIMO-OFDM detector for 5G/6G
  13. ASIC implementation of an interpolation-based wideband massive MIMO detector
  14. ASR-Waveformer
  15. AXI-based Network on Chip (NoC) system
  16. A Demonstrator of Non-Synchronized Hyperdimensional Body Area Networks
  17. A Flexible FPGA-Based Peripheral Platform Extending Linux-Capable Systems on Chip (1-3S/B)
  18. A Flexible Peripheral System for High-Performance Systems on Chip (M)
  19. A Multiview Synthesis Core in 65 nm CMOS
  20. A Novel Constrained-Viterbi Algorithm with Linear Equalization and Grouping Assistance
  21. A Novel Execution Scheme for Ultra-tiny CNNs Aboard Nano-UAVs
  22. A Post-Simulation Trace-Based RISC-V GDB Debugging Server
  23. A RISC-V ISA Extension for Pseudo Dual-Issue Monte Carlo in Snitch (1M/2S)
  24. A RISC-V ISA Extension for Scalar Chaining in Snitch (M)
  25. A RISC-V fault-tolerant many-core accelerator for 5G Non-Terrestrial Networks (1-2S/B)
  26. A Snitch-based Compute Accelerator for HERO
  27. A Trustworthy Three-Factor Authentication System
  28. A Unified-Multiplier Based Hardware Architecture for Elliptic Curve Cryptography
  29. A Unified Compute Kernel Library for Snitch (1-2S)
  30. A Waypoint-based Navigation System for Nano-Size UAVs in GPS-denied Environments
  31. A Wearable System To Control Phone And Electronic Device Without Hands
  32. A Wearable System for long term monitoring of human physiological parameters with E skin sensors
  33. A Wearable Wireless Kidney Function Monitoring System For BioMedical Applications
  34. A Wireless Sensor Network for HPC monitoring
  35. A Wireless Sensor Network for a Smart Building Monitor and Control
  36. A computational memory unit using phase-change memory devices
  37. A mmWave Voltage-Controlled-Oscillator (VCO) for beyond 5G applications
  38. A reduction-capable AXI XBAR for fast M-to-1 communication (1M)
  39. Ab-initio Simulation of Strained Thermoelectric Materials
  40. Accelerating Applications Relying on Matrix-Vector-Product-Like Operations
  41. Accelerating Matrix Multiplication on a 216-core MPSoC (1M)
  42. Accelerating Stencil Workloads on Snitch using ISSRs (1-2S/B)
  43. Accelerators for object detection and tracking
  44. Accurate deep learning inference using computational memory
  45. Active-Set QP Solver on FPGA
  46. Advanced 5G Repetition Combining
  47. Advanced Data Movers for Modern Neural Networks
  48. Advanced EEG glasses
  49. Advanced Physical Design: Reinforcement Learning for Macro Placement and Mix-Placer (B/1-2S)
  50. Adversarial Attacks Against Deep Neural Networks In Wearable Cameras
  51. Alias-Free Oscillator Synchronization for Arbitrary Waveforms
  52. Aliasing-Free Wavetable Music Synthesizer
  53. All the flavours of FFT on MemPool (1-2S/B)
  54. Ambient RF Energy harvesting for Wireless Sensor Network
  55. An Efficient Compiler Backend for Snitch (1S/B)
  56. An Energy Efficient Brain-Computer Interface using Mr.Wolf
  57. An FPGA-Based Evaluation Platform for Mobile Communications
  58. An FPGA-Based Testbed for 3G Mobile Communications Receivers
  59. An Industrial-grade Bluetooth LE Mesh Network Solution
  60. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)
  61. An Ultra-Low-Power Neuromorphic Spiking Neuron Design
  62. An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications
  63. AnalogInt
  64. Analog Compute-in-Memory Accelerator Interface and Integration
  65. Analog Layout Engine
  66. Analog building blocks for mmWave manipulation
  67. Analysis of Low-Power Wide Area Network Technologies for the Internet of Things
  68. Android Software Design
  69. Android reliability governor
  70. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration
  71. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations
  72. Ara: Update PULP's Vector Processor with the recent RISC-V Vector Extension Development
  73. Artificial Reverberation for Embedded Systems
  74. Assessment of novel photovoltaic architectures by circuit simulation
  75. Audio DAC Conversion Jitter Measurement System
  76. Audio Video Preprocessing In Parallel Ultra Low Power Platform
  77. Audio Visual Speech Recognition (1S/1M)
  78. Audio Visual Speech Separation (1S/1M)
  79. Audio Visual Speech Separation and Recognition (1S/1M)
  80. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)
  81. Autoencoder Accelerator for On-Chip Semi-Supervised Learning
  82. Automatic unplugging detection for Ultrasound probes
  83. Autonomous Mapping with Nano-Drones UWB and Novel Depth Sensors
  84. Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors
  85. Autonomous Sensing For Trains In The IoT Era
  86. Autonomous Sensors For Underwater Monitoring In Smart Navy Systems
  87. Autonomous Smart Watches: Hardware and Software Desing
  88. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification
  89. Autonomus Drones With Novel Sensors And Ultra Wide Band
  90. BCI-controlled Drone
  91. BLISS - Battery-Less Identification System for Security
  92. Bandwidth Efficient NEureka
  93. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication
  94. Bateryless Heart Rate Monitoring
  95. Battery indifferent wearable Ultrasound
  96. Beamspace processing for 5G mmWave massive MIMO on GPU
  97. Beat Cadence
  98. Beat DigRF
  99. Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA)
  100. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)
  101. Benchmarking a heterogeneous 217-core MPSoC on HPC applications
  102. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)
  103. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S))
  104. BigPULP: Multicluster Synchronization Extensions
  105. BigPULP: Shared Virtual Memory Multicluster Extensions
  106. Big Data Analytics Benchmarks for Ara
  107. Biomedical Systems on Chip
  108. BirdGuard
  109. Birds Long Term Monitoring With Ultra Low Power Wireless Sensor Node
  110. Bluetooth Low Energy network with optimized data throughput
  111. Bluetooth Low Energy receiver in 65nm CMOS
  112. Bridging QuantLab with LPDNN
  113. Bringing XNOR-nets (ConvNets) to Silicon
  114. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)
  115. Brunn test
  116. Build the Fastest 2G Modem Ever
  117. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)
  118. CLIC for the CVA6
  119. CMOS power amplifier for field measurements in MRI systems
  120. CPS Software-Configurable State-Machine
  121. Cell-Free mmWave Massive MIMO Communication
  122. Cell Measurements for the 5G Internet of Things
  123. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core
  124. Change-based Evaluation of Convolutional Neural Networks
  125. Channel Decoding for TD-HSPA
  126. Channel Estimation and Equalization for LTE Advanced
  127. Channel Estimation for 3GPP TD-SCDMA
  128. Channel Estimation for 5G Cellular IoT and Fast Fading Channels
  129. Channel Estimation for TD-HSPA
  130. Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures
  131. Characterization techniques for silicon photonics-Lumiphase
  132. Charge and heat transport through graphene nanoribbon based devices
  133. Charging System for Implantable Electronics
  134. Circuits and Systems for Nanoelectrode Array Biosensors
  135. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing
  136. Combining Multi Sensor Imaging and Machine Learning for Robust Far-Field Vision
  137. Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation
  138. Compiler Profiling and Optimizing
  139. Compressed Sensing Reconstruction on FPGA
  140. Compressed Sensing for Wireless Biosignal Monitoring
  141. Compression of Ultrasound data on FPGA
  142. Compression of iEEG Data
  143. Computation of Phonon Bandstructure in III-V Nanostructures
  144. Configurable Ultra Low Power LDO
  145. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices
  146. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection
  147. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients
  148. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device
  149. Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP
  150. Counter-based Fast Power Estimation using FPGAs (M/1-3S)
  151. Covariant Feature Detector on Parallel Ultra Low Power Architecture
  152. Creating A Boundry Scan Generator (1-3S/B/2-3G)
  153. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)
  154. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)
  155. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)
  156. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)
  157. Creating a HDMI Video Interface for PULP
  158. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)
  159. Cycle-Accurate Event-Based Simulation of Snitch Core
  160. DC-DC Buck converter in 65nm CMOS
  161. DaCe on Snitch
  162. Data Augmentation Techniques in Biosignal Classification
  163. Data Mapping for Unreliable Memories
  164. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  165. Deep Convolutional Autoencoder for iEEG Signals
  166. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  167. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  168. Deep Unfolding of Iterative Optimization Algorithms
  169. Deep neural networks for seizure detection
  170. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  171. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  172. Design and Evaluation of a Small Size Avalanche Beacon
  173. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  174. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  175. Design and Implementation of a multi-mode multi-master I2C peripheral
  176. Design and Implementation of an Approximate Floating Point Unit
  177. Design and Implementation of ultra low power vision system
  178. Design and implementation of the front-end for a portable ionizing radiation detector
  179. Design of Charge-Pump PLL in 22nm for 5G communication applications
  180. Design of MEMs Sensor Interface
  181. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  182. Design of State Retentive Flip-Flops
  183. Design of Streaming Data Platform for High-Speed ADC Data
  184. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  185. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  186. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  187. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  188. Design of a Fused Multiply Add Floating Point Unit
  189. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  190. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  191. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  192. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  193. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  194. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  195. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  196. Design of a VLIW processor architecture based on RISC-V
  197. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  198. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  199. Design of an LTE Module for the Internet of Things
  200. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  201. Design of combined Ultrasound and Electromyography systems
  202. Design of combined Ultrasound and PPG systems
  203. Design of low-offset dynamic comparators
  204. Design of low mismatch DAC used for VAD
  205. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  206. Design study of tunneling transistors based on a core/shell nanowire structures
  207. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  208. Designing a Power Management Unit for PULP SoCs
  209. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  210. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  211. Developing High Efficiency Batteries for Electric Cars
  212. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  213. Developing a small portable neutron detector for detecting smuggled nuclear material
  214. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  215. Development of a Rockfall Sensor Node
  216. Development of a fingertip blood pressure sensor
  217. Development of a syringe label reader for the neurocritical care unit
  218. Development of an efficient algorithm for quantum transport codes
  219. Development of an implantable Force sensor for orthopedic applications
  220. Development of statistics and contention monitoring unit for PULP
  221. DigitalUltrasoundHead
  222. Digital Audio Interface for Smart Intensive Computing Triggering
  223. Digital Control of a DC/DC Buck Converter
  224. Digital Transmitter for Cellular IoT
  225. Digitally-Controlled Analog Subtractive Sound Synthesis
  226. EEG-based drowsiness detection
  227. EEG artifact detection for epilepsy monitoring
  228. EEG artifact detection with machine learning
  229. EEG earbud
  230. Edge Computing for Long-Term Wearable Biomedical Systems
  231. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  232. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  233. Efficient Implementation of an Active-Set QP Solver for FPGAs
  234. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  235. Efficient NB-IoT Uplink Design
  236. Efficient Search Design for Hyperdimensional Computing
  237. Efficient Synchronization of Manycore Systems (M/1S)
  238. Efficient TNN Inference on PULP Systems
  239. Efficient TNN compression
  240. Efficient collective communications in FlooNoC (1M)
  241. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  242. Elliptic Curve Accelerator for zkSNARKs
  243. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  244. Enabling Efficient Systolic Execution on MemPool (M)
  245. Enabling Standalone Operation
  246. Enabling Standalone Operation for a Mobile Health Platform
  247. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  248. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  249. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  250. Energy Efficient AXI Interface to Serial Link Physical Layer

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)