Personal tools

Pages with the most categories

From iis-projects

Jump to: navigation, search

Showing below up to 250 results in range #51 to #300.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. Real-time Linux on RISC-V‏‎ (11 categories)
  2. Resource Partitioning of Caches‏‎ (11 categories)
  3. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)‏‎ (11 categories)
  4. BigPULP: Shared Virtual Memory Multicluster Extensions‏‎ (11 categories)
  5. Event-based navigation on autonomous nano-drones‏‎ (11 categories)
  6. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)‏‎ (11 categories)
  7. Fast Accelerator Context Switch for PULP‏‎ (11 categories)
  8. CLIC for the CVA6‏‎ (11 categories)
  9. EEG-based drowsiness detection‏‎ (11 categories)
  10. Mixed-Precision Neural Networks for Brain-Computer Interface Applications‏‎ (11 categories)
  11. Non-blocking Algorithms in Real-Time Operating Systems‏‎ (11 categories)
  12. Development of statistics and contention monitoring unit for PULP‏‎ (11 categories)
  13. Predict eye movement through brain activity‏‎ (11 categories)
  14. Routing 1000s of wires in Network-on-Chips (1-2S/M)‏‎ (11 categories)
  15. Modeling FlooNoC in GVSoC (S/M)‏‎ (11 categories)
  16. LLVM and DaCe for Snitch (1-2S)‏‎ (11 categories)
  17. Running Rust on PULP‏‎ (11 categories)
  18. Smart e-glasses for concealed recording of EEG signals‏‎ (11 categories)
  19. A RISC-V fault-tolerant many-core accelerator for 5G Non-Terrestrial Networks (1-2S/B)‏‎ (11 categories)
  20. A Wireless Sensor Network for HPC monitoring‏‎ (11 categories)
  21. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration‏‎ (11 categories)
  22. EEG earbud‏‎ (11 categories)
  23. Evaluating SoA Post-Training Quantization Algorithms‏‎ (11 categories)
  24. In-ear EEG signal acquisition‏‎ (11 categories)
  25. Fault-Tolerant Floating-Point Units (M)‏‎ (11 categories)
  26. Towards the Ariane Desktop: Display Output for Ariane on FPGA under Linux (S/B/G)‏‎ (11 categories)
  27. SCMI Support for Power Controller Subsystem‏‎ (11 categories)
  28. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core‏‎ (11 categories)
  29. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)‏‎ (11 categories)
  30. A Snitch-based Compute Accelerator for HERO (M/1-2S)‏‎ (11 categories)
  31. A Flexible FPGA-Based Peripheral Platform Extending Linux-Capable Systems on Chip (1-3S/B)‏‎ (11 categories)
  32. Training and Deploying Next-Generation Quantized Neural Networks on Microcontrollers‏‎ (11 categories)
  33. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)‏‎ (11 categories)
  34. A Flexible Peripheral System for High-Performance Systems on Chip (M)‏‎ (11 categories)
  35. Memory Augmented Neural Networks in Brain-Computer Interfaces‏‎ (11 categories)
  36. Streaming Layer Normalization in ITA (M/1-2S)‏‎ (10 categories)
  37. Ultrasound measurement of microbubble stiffness for in situ detection of protease activity in clinical settings‏‎ (10 categories)
  38. Zephyr RTOS on PULP‏‎ (10 categories)
  39. Ottocore: A Minimal RISC-V Core Designed for Teaching (B/2G)‏‎ (10 categories)
  40. Deep Learning-based Global Local Planner for Autonomous Nano-drones‏‎ (10 categories)
  41. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)‏‎ (10 categories)
  42. Next Generation Synchronization Signals‏‎ (10 categories)
  43. A Unified Compute Kernel Library for Snitch (1-2S)‏‎ (10 categories)
  44. Ibex: Tightly-Coupled Accelerators and ISA Extensions‏‎ (10 categories)
  45. Smart Meters‏‎ (10 categories)
  46. Enhancing our DMA Engine with Fault Tolerance‏‎ (10 categories)
  47. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)‏‎ (10 categories)
  48. Multi issue OoO Ariane Backend (M)‏‎ (10 categories)
  49. An FPGA-Based Testbed for 3G Mobile Communications Receivers‏‎ (10 categories)
  50. Graph neural networks for epileptic seizure detection‏‎ (10 categories)
  51. Shared Correlation Accelerator for an RF SoC‏‎ (10 categories)
  52. Extend the RI5CY core with priviledge extensions‏‎ (10 categories)
  53. A Novel Execution Scheme for Ultra-tiny CNNs Aboard Nano-UAVs‏‎ (10 categories)
  54. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)‏‎ (10 categories)
  55. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory‏‎ (10 categories)
  56. Big Data Analytics Benchmarks for Ara‏‎ (10 categories)
  57. Scaleout Study on Interleaved Memory Transfers in Huge Manycore Systems with Multiple HBM Channels (M/1-3S)‏‎ (10 categories)
  58. Physical Implementation of Ara, PULP's Vector Machine (1-2S)‏‎ (10 categories)
  59. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core‏‎ (10 categories)
  60. Advanced Physical Design: Reinforcement Learning for Macro Placement and Mix-Placer (B/1-2S)‏‎ (10 categories)
  61. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache‏‎ (10 categories)
  62. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)‏‎ (10 categories)
  63. Timing Channel Mitigations for RISC-V Cores‏‎ (10 categories)
  64. Fast Simulation of Manycore Systems (1S)‏‎ (10 categories)
  65. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)‏‎ (10 categories)
  66. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)‏‎ (10 categories)
  67. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers‏‎ (10 categories)
  68. Heroino: Design of the next CORE-V Microcontroller‏‎ (10 categories)
  69. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems‏‎ (10 categories)
  70. PULP’s CLIC extensions for fast interrupt handling‏‎ (10 categories)
  71. BirdGuard‏‎ (10 categories)
  72. Improving datarate and efficiency of ultra low power wearable ultrasound‏‎ (10 categories)
  73. Efficient TNN Inference on PULP Systems‏‎ (10 categories)
  74. Wireless Communication Systems for the IoT‏‎ (10 categories)
  75. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)‏‎ (10 categories)
  76. ASR-Waveformer‏‎ (10 categories)
  77. Accelerator for Spatio-Temporal Video Filtering‏‎ (10 categories)
  78. Implementing Configurable Dual-Core Redundancy‏‎ (10 categories)
  79. Taping a Safer Silicon Implementation of Snitch (M/2-3S)‏‎ (10 categories)
  80. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)‏‎ (10 categories)
  81. GUI-developement for an action-cam-based eye tracking device‏‎ (10 categories)
  82. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex‏‎ (10 categories)
  83. Data Augmentation Techniques in Biosignal Classification‏‎ (10 categories)
  84. PULP Freertos with LLVM‏‎ (10 categories)
  85. A Snitch-Based SoC on iCE40 FPGAs (1-2S/B)‏‎ (10 categories)
  86. Creating A Boundry Scan Generator (1-3S/B/2-3G)‏‎ (10 categories)
  87. Ultrasound Low power WiFi with IMX7‏‎ (10 categories)
  88. IP-Based SoC Generation and Configuration (1-3S/B)‏‎ (10 categories)
  89. Improved Collision Avoidance for Nano-drones‏‎ (10 categories)
  90. Softmax for Transformers (M/1-2S)‏‎ (10 categories)
  91. IoT Turbo Decoder‏‎ (10 categories)
  92. Watchdog Timer for PULP‏‎ (10 categories)
  93. Bridging QuantLab with LPDNN‏‎ (10 categories)
  94. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)‏‎ (10 categories)
  95. StoneEDGE: An EC-GSM-IoT and Evolved EDGE PHY ASIC‏‎ (10 categories)
  96. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)‏‎ (10 categories)
  97. Machine Learning for extracting Muscle features from Ultrasound raw data‏‎ (10 categories)
  98. ISA extensions in the Snitch Processor for Signal Processing (M)‏‎ (10 categories)
  99. PULPonFPGA: Hardware L2 Cache‏‎ (10 categories)
  100. Floating-Point Divide & Square Root Unit for Transprecision‏‎ (10 categories)
  101. On-Board Software for PULP on a Satellite‏‎ (10 categories)
  102. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications‏‎ (10 categories)
  103. Towards Formal Verification of the iDMA Engine (1-3S/B)‏‎ (10 categories)
  104. Machine Learning for extracting Muscle features using Ultrasound‏‎ (10 categories)
  105. Spatio-Temporal Video Filtering‏‎ (10 categories)
  106. Low Latency Brain-Machine Interfaces‏‎ (10 categories)
  107. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)‏‎ (9 categories)
  108. Level Crossing ADC For a Many Channels Neural Recording Interface‏‎ (9 categories)
  109. Machine Learning for extracting Muscle features using Ultrasound 2‏‎ (9 categories)
  110. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 M 1-2B/S)‏‎ (9 categories)
  111. LightProbe - WIFI extension (PCB)‏‎ (9 categories)
  112. A Multiview Synthesis Core in 65 nm CMOS‏‎ (9 categories)
  113. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)‏‎ (9 categories)
  114. Advanced 5G Repetition Combining‏‎ (9 categories)
  115. Improving Cold-Start in Batteryless And Energy Harvesting Systems‏‎ (9 categories)
  116. Spatz grows wings: Physical Implementation of a Vector-Powered Manycore System (2S)‏‎ (9 categories)
  117. On-Device Learnable Embeddings for Acoustic Environments‏‎ (9 categories)
  118. Ultrasound signal processing acceleration with CUDA‏‎ (9 categories)
  119. Outdoor Precision Object Tracking for Rockfall Experiments‏‎ (9 categories)
  120. Hardware Constrained Neural Architechture Search‏‎ (9 categories)
  121. Implementation of an Accelerator for Retentive Networks (1-2S)‏‎ (9 categories)
  122. Internet of Things Network Synchronizer‏‎ (9 categories)
  123. System Analysis and VLSI Design of NB-IoT Baseband Processing‏‎ (9 categories)
  124. Vector-based Parallel Programming Optimization of Communication Algorithm (1-2S/B)‏‎ (9 categories)
  125. Coherence-Capable Write-Back L1 Data Cache for Ariane (M)‏‎ (9 categories)
  126. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection‏‎ (9 categories)
  127. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications‏‎ (9 categories)
  128. Channel Estimation for 5G Cellular IoT and Fast Fading Channels‏‎ (9 categories)
  129. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients‏‎ (9 categories)
  130. Design and Implementation of an Approximate Floating Point Unit‏‎ (9 categories)
  131. Spiking Neural Network for Motor Function Decoding Based on Neural Dust‏‎ (9 categories)
  132. Knowledge Distillation for Embedded Machine Learning‏‎ (9 categories)
  133. Multisensory system for performance analysis in ski jumping (M/1-2S/B)‏‎ (9 categories)
  134. On - Device Continual Learning for Seizure Detection on GAP9‏‎ (9 categories)
  135. Cycle-Accurate Event-Based Simulation of Snitch Core‏‎ (9 categories)
  136. Integrating Hardware Accelerators into Snitch (1S)‏‎ (9 categories)
  137. Accelerating Stencil Workloads on Snitch using ISSRs (1-2S/B)‏‎ (9 categories)
  138. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)‏‎ (9 categories)
  139. HERO: TLB Invalidation‏‎ (9 categories)
  140. Towards a High-performance Open-source Verification Suite for AXI-based Systems (M/1-3S/B)‏‎ (9 categories)
  141. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)‏‎ (9 categories)
  142. Deep neural networks for seizure detection‏‎ (9 categories)
  143. EEG artifact detection for epilepsy monitoring‏‎ (9 categories)
  144. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA‏‎ (9 categories)
  145. Autonomus Drones With Novel Sensors And Ultra Wide Band‏‎ (9 categories)
  146. Towards a Technology-independent and Synthesizable AXI4 Performance Monitoring and Throttling Unit (1-2S)‏‎ (9 categories)
  147. Investigation of Quantization Strategies for Retentive Networks (1S)‏‎ (9 categories)
  148. EEG artifact detection with machine learning‏‎ (9 categories)
  149. Counter-based Fast Power Estimation using FPGAs (M/1-3S)‏‎ (9 categories)
  150. NVDLA meets PULP‏‎ (9 categories)
  151. Wireless EEG Acquisition and Processing‏‎ (9 categories)
  152. AXI-based Network on Chip (NoC) system‏‎ (9 categories)
  153. NeuroSoC RISC-V Component (M/1-2S)‏‎ (9 categories)
  154. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)‏‎ (9 categories)
  155. Ternary Neural Networks for Face Recognition‏‎ (9 categories)
  156. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)‏‎ (9 categories)
  157. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)‏‎ (9 categories)
  158. An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications‏‎ (9 categories)
  159. Wireless In Action Data Streaming in Ski Jumping (1 B/S)‏‎ (9 categories)
  160. BLISS - Battery-Less Identification System for Security‏‎ (9 categories)
  161. Physics is looking for PULP‏‎ (9 categories)
  162. Hardware/software codesign neural decoding algorithm for “neural dust”‏‎ (9 categories)
  163. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations‏‎ (9 categories)
  164. Flexfloat DL Training Framework‏‎ (9 categories)
  165. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)‏‎ (9 categories)
  166. Real-Time Motor-Imagery Classification Using Neuromorphic Processor‏‎ (9 categories)
  167. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)‏‎ (9 categories)
  168. Trace Debugger for custom RISC-V Core‏‎ (9 categories)
  169. Active-Set QP Solver on FPGA‏‎ (9 categories)
  170. PULP in space - Fault Tolerant PULP System for Critical Space Applications‏‎ (9 categories)
  171. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)‏‎ (9 categories)
  172. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS‏‎ (9 categories)
  173. Self Aware Epilepsy Monitoring‏‎ (9 categories)
  174. Learning Image Decompression with Convolutional Networks‏‎ (9 categories)
  175. Exploring NAS spaces with C-BRED‏‎ (9 categories)
  176. Writing a Hero runtime for EPAC (1-3S/B)‏‎ (9 categories)
  177. Skin Coupling Media Characterization For Fitness Tracker Applications (1 B/S)‏‎ (9 categories)
  178. MemPool on HERO (1S)‏‎ (9 categories)
  179. Adaptively Controlled Polarization And Hysteresis Curve Tracing For Polymer Piezoelectrics (1 S/B)‏‎ (9 categories)
  180. Extreme-Edge Experience Replay for Keyword Spotting‏‎ (9 categories)
  181. Probing the limits of fake-quantised neural networks‏‎ (9 categories)
  182. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET‏‎ (9 categories)
  183. Reliability by Switching the Embedded ISA in Ibex (1-2S/B/1M)‏‎ (9 categories)
  184. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)‏‎ (9 categories)
  185. Monocular Vision-based Object Following on Nano-size Robotic Blimp‏‎ (9 categories)
  186. An Efficient Compiler Backend for Snitch (1S/B)‏‎ (9 categories)
  187. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)‏‎ (9 categories)
  188. Learning at the Edge with Hardware-Aware Algorithms‏‎ (9 categories)
  189. ASIC Development of 5G-NR LDPC Decoder‏‎ (9 categories)
  190. Adding Linux Support to our DMA Engine (1-2S/B)‏‎ (9 categories)
  191. Improved State Estimation on PULP-based Nano-UAVs‏‎ (9 categories)
  192. Event-Driven Convolutional Neural Network Modular Accelerator‏‎ (9 categories)
  193. On-Device Federated Continual Learning on Nano-Drone Swarms‏‎ (9 categories)
  194. Embedded Gesture Recognition Using Novel Mini Radar Sensors‏‎ (8 categories)
  195. A reduction-capable AXI XBAR for fast M-to-1 communication (1M)‏‎ (8 categories)
  196. Hardware Accelerators for Lossless Quantized Deep Neural Networks‏‎ (8 categories)
  197. Ibex: FPGA Optimizations‏‎ (8 categories)
  198. Vector-based Manycore HPC Cluster Exploration for 5G Communication Algorithm (1-2M)‏‎ (8 categories)
  199. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms‏‎ (8 categories)
  200. Event-Driven Vision on an embedded platform‏‎ (8 categories)
  201. Autonomous Sensors For Underwater Monitoring In Smart Navy Systems‏‎ (8 categories)
  202. Radiation Testing of a PULP ASIC‏‎ (8 categories)
  203. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices‏‎ (8 categories)
  204. Zero Power Touch Sensor and Reciever For Body Communication‏‎ (8 categories)
  205. Digital Transmitter for Mobile Communications‏‎ (8 categories)
  206. Triple-Core PULPissimo‏‎ (8 categories)
  207. Scalable Heterogeneous L1 Memory Interconnect for Smart Accelerator Coupling in Ultra-Low Power Multicores‏‎ (8 categories)
  208. Spiking Neural Network for Autonomous Navigation‏‎ (8 categories)
  209. 3D Matrix Multiplication Unit for ITA (1S)‏‎ (8 categories)
  210. Time Synchronization for 3G Mobile Communications‏‎ (8 categories)
  211. Efficient NB-IoT Uplink Design‏‎ (8 categories)
  212. A Waypoint-based Navigation System for Nano-Size UAVs in GPS-denied Environments‏‎ (8 categories)
  213. Wearables in Fashion‏‎ (8 categories)
  214. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)‏‎ (8 categories)
  215. Accelerating Matrix Multiplication on a 216-core MPSoC (1M)‏‎ (8 categories)
  216. PREM Intervals and Loop Tiling‏‎ (8 categories)
  217. Hardware Exploration of Shared-Exponent MiniFloats (M)‏‎ (8 categories)
  218. Real-time View Synthesis using Image Domain Warping‏‎ (8 categories)
  219. Deep Learning for Brain-Computer Interface‏‎ (8 categories)
  220. Smart Patch For Heath Care And Rehabilitation‏‎ (8 categories)
  221. System Emulation for AR and VR devices‏‎ (8 categories)
  222. Vector Processor for In-Memory Computing‏‎ (8 categories)
  223. High-throughput Embedded System For Neurotechnology in collaboration with INI‏‎ (8 categories)
  224. Designing a Power Management Unit for PULP SoCs‏‎ (8 categories)
  225. A Wearable System To Control Phone And Electronic Device Without Hands‏‎ (8 categories)
  226. RazorEDGE: An Evolved EDGE DBB ASIC‏‎ (8 categories)
  227. Short Range Radars For Biomedical Application‏‎ (8 categories)
  228. Sub Noise Floor Channel Estimation for the Cellular Internet of Things‏‎ (8 categories)
  229. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)‏‎ (8 categories)
  230. Using Motion Sensors to Support Indoor Localization‏‎ (8 categories)
  231. Extended Verification for Ara‏‎ (8 categories)
  232. Precise Ultra-low-power Timer‏‎ (8 categories)
  233. Real-time eye movement analysis on a tablet computer‏‎ (8 categories)
  234. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)‏‎ (8 categories)
  235. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)‏‎ (8 categories)
  236. TCNs vs. LSTMs for Embedded Platforms‏‎ (8 categories)
  237. Low Precision Ara for ML‏‎ (8 categories)
  238. Physical Implementation of ITA (2S)‏‎ (8 categories)
  239. Reading The GSM Beacon Carrier with OsmocomBB and stoneEDGE‏‎ (8 categories)
  240. DC-DC Buck converter in 65nm CMOS‏‎ (8 categories)
  241. Mapping Networks on Reconfigurable Binary Engine Accelerator‏‎ (8 categories)
  242. Accelerator for Boosted Binary Features‏‎ (8 categories)
  243. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)‏‎ (8 categories)
  244. Android reliability governor‏‎ (8 categories)
  245. Smart Wearable System For Vital Sign Monitoring Exploiting On Board and Cloud Machine Learning‏‎ (8 categories)
  246. Low-Dropout Regulators for Magnetic Resonance Imaging‏‎ (8 categories)
  247. EvalEDGE: A 2G Cellular Transceiver FMC‏‎ (8 categories)
  248. Adversarial Attacks Against Deep Neural Networks In Wearable Cameras‏‎ (8 categories)
  249. FPGA-Based Digital Frontend for 3G Receivers‏‎ (8 categories)
  250. Compiler Profiling and Optimizing‏‎ (8 categories)

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)