Personal tools

Pages with the most categories

From iis-projects

Jump to: navigation, search

Showing below up to 500 results in range #1 to #500.

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)

  1. Wearable Ultrasound for Artery monitoring‏‎ (17 categories)
  2. Ultrasound-EMG combined hand gesture recognition‏‎ (16 categories)
  3. Design of combined Ultrasound and PPG systems‏‎ (16 categories)
  4. GPT on the edge‏‎ (15 categories)
  5. Digital‏‎ (15 categories)
  6. Towards Flexible and Printable Wearables‏‎ (15 categories)
  7. BigPULP: Multicluster Synchronization Extensions‏‎ (14 categories)
  8. MCU Bus and Memory Generator: implementation of a Highly Configurable bus and memory subsystem for a RISC-V based microcontroller.‏‎ (14 categories)
  9. Ultrasound Doppler system development‏‎ (14 categories)
  10. Modular Distributed Data Collection Platform‏‎ (14 categories)
  11. Testbed Design for Self-sustainable IoT Sensors‏‎ (14 categories)
  12. FPGA mapping of RPC DRAM‏‎ (13 categories)
  13. Battery indifferent wearable Ultrasound‏‎ (13 categories)
  14. Advanced EEG glasses‏‎ (13 categories)
  15. Resource Partitioning of RPC DRAM‏‎ (13 categories)
  16. Ultra low power wearable ultrasound probe‏‎ (13 categories)
  17. Manycore System on FPGA (M/S/G)‏‎ (13 categories)
  18. Smart Virtual Memory Sharing‏‎ (13 categories)
  19. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration‏‎ (13 categories)
  20. Hypervisor Extension for Ariane (M)‏‎ (13 categories)
  21. Automatic unplugging detection for Ultrasound probes‏‎ (13 categories)
  22. Design of combined Ultrasound and Electromyography systems‏‎ (13 categories)
  23. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems‏‎ (13 categories)
  24. Object Detection and Tracking on the Edge‏‎ (13 categories)
  25. Design of a Low Power Smart Sensing Multi-modal Vision Platform‏‎ (13 categories)
  26. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs‏‎ (13 categories)
  27. Transforming MemPool into a CGRA (M)‏‎ (12 categories)
  28. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB‏‎ (12 categories)
  29. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker‏‎ (12 categories)
  30. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models‏‎ (12 categories)
  31. Minimum Variance Beamforming for Wearable Ultrasound Probes‏‎ (12 categories)
  32. Efficient Synchronization of Manycore Systems (M/1S)‏‎ (12 categories)
  33. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)‏‎ (12 categories)
  34. Real-Time ECG Contractions Classification‏‎ (12 categories)
  35. Visualizing Functional Microbubbles using Ultrasound Imaging‏‎ (12 categories)
  36. BCI-controlled Drone‏‎ (12 categories)
  37. Implementing DSP Instructions in Banshee (1S)‏‎ (12 categories)
  38. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis‏‎ (12 categories)
  39. Pretraining Foundational Models for EEG Signal Analysis Using Open Source Large Scale Datasets‏‎ (12 categories)
  40. Compression of Ultrasound data on FPGA‏‎ (12 categories)
  41. Ultrasound based hand gesture recognition‏‎ (12 categories)
  42. Baseband Meets CPU‏‎ (12 categories)
  43. Streaming Integer Extensions for Snitch (M/1-2S)‏‎ (12 categories)
  44. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions‏‎ (12 categories)
  45. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)‏‎ (12 categories)
  46. Time Gain Compensation for Ultrasound Imaging‏‎ (11 categories)
  47. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)‏‎ (11 categories)
  48. Machine Learning on Ultrasound Images‏‎ (11 categories)
  49. Enabling Efficient Systolic Execution on MemPool (M)‏‎ (11 categories)
  50. Real-time Linux on RISC-V‏‎ (11 categories)
  51. Creating a HDMI Video Interface for PULP‏‎ (11 categories)
  52. BigPULP: Shared Virtual Memory Multicluster Extensions‏‎ (11 categories)
  53. Resource Partitioning of Caches‏‎ (11 categories)
  54. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)‏‎ (11 categories)
  55. Event-based navigation on autonomous nano-drones‏‎ (11 categories)
  56. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)‏‎ (11 categories)
  57. Fast Accelerator Context Switch for PULP‏‎ (11 categories)
  58. CLIC for the CVA6‏‎ (11 categories)
  59. EEG-based drowsiness detection‏‎ (11 categories)
  60. Mixed-Precision Neural Networks for Brain-Computer Interface Applications‏‎ (11 categories)
  61. Non-blocking Algorithms in Real-Time Operating Systems‏‎ (11 categories)
  62. Development of statistics and contention monitoring unit for PULP‏‎ (11 categories)
  63. Predict eye movement through brain activity‏‎ (11 categories)
  64. Modeling FlooNoC in GVSoC (S/M)‏‎ (11 categories)
  65. Routing 1000s of wires in Network-on-Chips (1-2S/M)‏‎ (11 categories)
  66. LLVM and DaCe for Snitch (1-2S)‏‎ (11 categories)
  67. A RISC-V fault-tolerant many-core accelerator for 5G Non-Terrestrial Networks (1-2S/B)‏‎ (11 categories)
  68. Running Rust on PULP‏‎ (11 categories)
  69. Smart e-glasses for concealed recording of EEG signals‏‎ (11 categories)
  70. A Wireless Sensor Network for HPC monitoring‏‎ (11 categories)
  71. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration‏‎ (11 categories)
  72. EEG earbud‏‎ (11 categories)
  73. Evaluating SoA Post-Training Quantization Algorithms‏‎ (11 categories)
  74. Fault-Tolerant Floating-Point Units (M)‏‎ (11 categories)
  75. In-ear EEG signal acquisition‏‎ (11 categories)
  76. Towards the Ariane Desktop: Display Output for Ariane on FPGA under Linux (S/B/G)‏‎ (11 categories)
  77. SCMI Support for Power Controller Subsystem‏‎ (11 categories)
  78. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core‏‎ (11 categories)
  79. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)‏‎ (11 categories)
  80. A Snitch-based Compute Accelerator for HERO (M/1-2S)‏‎ (11 categories)
  81. A Flexible FPGA-Based Peripheral Platform Extending Linux-Capable Systems on Chip (1-3S/B)‏‎ (11 categories)
  82. Training and Deploying Next-Generation Quantized Neural Networks on Microcontrollers‏‎ (11 categories)
  83. A Flexible Peripheral System for High-Performance Systems on Chip (M)‏‎ (11 categories)
  84. Memory Augmented Neural Networks in Brain-Computer Interfaces‏‎ (11 categories)
  85. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)‏‎ (11 categories)
  86. Ultrasound measurement of microbubble stiffness for in situ detection of protease activity in clinical settings‏‎ (10 categories)
  87. Zephyr RTOS on PULP‏‎ (10 categories)
  88. Ottocore: A Minimal RISC-V Core Designed for Teaching (B/2G)‏‎ (10 categories)
  89. Streaming Layer Normalization in ITA (M/1-2S)‏‎ (10 categories)
  90. Next Generation Synchronization Signals‏‎ (10 categories)
  91. Deep Learning-based Global Local Planner for Autonomous Nano-drones‏‎ (10 categories)
  92. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)‏‎ (10 categories)
  93. A Unified Compute Kernel Library for Snitch (1-2S)‏‎ (10 categories)
  94. Ibex: Tightly-Coupled Accelerators and ISA Extensions‏‎ (10 categories)
  95. Enhancing our DMA Engine with Fault Tolerance‏‎ (10 categories)
  96. Smart Meters‏‎ (10 categories)
  97. Multi issue OoO Ariane Backend (M)‏‎ (10 categories)
  98. An FPGA-Based Testbed for 3G Mobile Communications Receivers‏‎ (10 categories)
  99. Graph neural networks for epileptic seizure detection‏‎ (10 categories)
  100. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)‏‎ (10 categories)
  101. Extend the RI5CY core with priviledge extensions‏‎ (10 categories)
  102. Shared Correlation Accelerator for an RF SoC‏‎ (10 categories)
  103. A Novel Execution Scheme for Ultra-tiny CNNs Aboard Nano-UAVs‏‎ (10 categories)
  104. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)‏‎ (10 categories)
  105. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory‏‎ (10 categories)
  106. Big Data Analytics Benchmarks for Ara‏‎ (10 categories)
  107. Physical Implementation of Ara, PULP's Vector Machine (1-2S)‏‎ (10 categories)
  108. Scaleout Study on Interleaved Memory Transfers in Huge Manycore Systems with Multiple HBM Channels (M/1-3S)‏‎ (10 categories)
  109. Advanced Physical Design: Reinforcement Learning for Macro Placement and Mix-Placer (B/1-2S)‏‎ (10 categories)
  110. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache‏‎ (10 categories)
  111. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core‏‎ (10 categories)
  112. Timing Channel Mitigations for RISC-V Cores‏‎ (10 categories)
  113. Fast Simulation of Manycore Systems (1S)‏‎ (10 categories)
  114. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)‏‎ (10 categories)
  115. Heroino: Design of the next CORE-V Microcontroller‏‎ (10 categories)
  116. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)‏‎ (10 categories)
  117. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)‏‎ (10 categories)
  118. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers‏‎ (10 categories)
  119. PULP’s CLIC extensions for fast interrupt handling‏‎ (10 categories)
  120. BirdGuard‏‎ (10 categories)
  121. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems‏‎ (10 categories)
  122. Efficient TNN Inference on PULP Systems‏‎ (10 categories)
  123. Wireless Communication Systems for the IoT‏‎ (10 categories)
  124. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)‏‎ (10 categories)
  125. Improving datarate and efficiency of ultra low power wearable ultrasound‏‎ (10 categories)
  126. ASR-Waveformer‏‎ (10 categories)
  127. Accelerator for Spatio-Temporal Video Filtering‏‎ (10 categories)
  128. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)‏‎ (10 categories)
  129. GUI-developement for an action-cam-based eye tracking device‏‎ (10 categories)
  130. Implementing Configurable Dual-Core Redundancy‏‎ (10 categories)
  131. Taping a Safer Silicon Implementation of Snitch (M/2-3S)‏‎ (10 categories)
  132. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex‏‎ (10 categories)
  133. PULP Freertos with LLVM‏‎ (10 categories)
  134. Data Augmentation Techniques in Biosignal Classification‏‎ (10 categories)
  135. A Snitch-Based SoC on iCE40 FPGAs (1-2S/B)‏‎ (10 categories)
  136. Ultrasound Low power WiFi with IMX7‏‎ (10 categories)
  137. IP-Based SoC Generation and Configuration (1-3S/B)‏‎ (10 categories)
  138. Creating A Boundry Scan Generator (1-3S/B/2-3G)‏‎ (10 categories)
  139. Watchdog Timer for PULP‏‎ (10 categories)
  140. Bridging QuantLab with LPDNN‏‎ (10 categories)
  141. Improved Collision Avoidance for Nano-drones‏‎ (10 categories)
  142. Softmax for Transformers (M/1-2S)‏‎ (10 categories)
  143. IoT Turbo Decoder‏‎ (10 categories)
  144. Machine Learning for extracting Muscle features from Ultrasound raw data‏‎ (10 categories)
  145. ISA extensions in the Snitch Processor for Signal Processing (M)‏‎ (10 categories)
  146. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)‏‎ (10 categories)
  147. StoneEDGE: An EC-GSM-IoT and Evolved EDGE PHY ASIC‏‎ (10 categories)
  148. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)‏‎ (10 categories)
  149. PULPonFPGA: Hardware L2 Cache‏‎ (10 categories)
  150. Floating-Point Divide & Square Root Unit for Transprecision‏‎ (10 categories)
  151. On-Board Software for PULP on a Satellite‏‎ (10 categories)
  152. Towards Formal Verification of the iDMA Engine (1-3S/B)‏‎ (10 categories)
  153. Machine Learning for extracting Muscle features using Ultrasound‏‎ (10 categories)
  154. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications‏‎ (10 categories)
  155. Low Latency Brain-Machine Interfaces‏‎ (10 categories)
  156. Spatio-Temporal Video Filtering‏‎ (10 categories)
  157. Machine Learning for extracting Muscle features using Ultrasound 2‏‎ (9 categories)
  158. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)‏‎ (9 categories)
  159. Level Crossing ADC For a Many Channels Neural Recording Interface‏‎ (9 categories)
  160. LightProbe - WIFI extension (PCB)‏‎ (9 categories)
  161. A Multiview Synthesis Core in 65 nm CMOS‏‎ (9 categories)
  162. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)‏‎ (9 categories)
  163. Advanced 5G Repetition Combining‏‎ (9 categories)
  164. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 M 1-2B/S)‏‎ (9 categories)
  165. On-Device Learnable Embeddings for Acoustic Environments‏‎ (9 categories)
  166. Improving Cold-Start in Batteryless And Energy Harvesting Systems‏‎ (9 categories)
  167. Spatz grows wings: Physical Implementation of a Vector-Powered Manycore System (2S)‏‎ (9 categories)
  168. Ultrasound signal processing acceleration with CUDA‏‎ (9 categories)
  169. Outdoor Precision Object Tracking for Rockfall Experiments‏‎ (9 categories)
  170. Hardware Constrained Neural Architechture Search‏‎ (9 categories)
  171. Vector-based Parallel Programming Optimization of Communication Algorithm (1-2S/B)‏‎ (9 categories)
  172. Coherence-Capable Write-Back L1 Data Cache for Ariane (M)‏‎ (9 categories)
  173. Implementation of an Accelerator for Retentive Networks (1-2S)‏‎ (9 categories)
  174. Internet of Things Network Synchronizer‏‎ (9 categories)
  175. System Analysis and VLSI Design of NB-IoT Baseband Processing‏‎ (9 categories)
  176. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection‏‎ (9 categories)
  177. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications‏‎ (9 categories)
  178. Channel Estimation for 5G Cellular IoT and Fast Fading Channels‏‎ (9 categories)
  179. Multisensory system for performance analysis in ski jumping (M/1-2S/B)‏‎ (9 categories)
  180. On - Device Continual Learning for Seizure Detection on GAP9‏‎ (9 categories)
  181. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients‏‎ (9 categories)
  182. Design and Implementation of an Approximate Floating Point Unit‏‎ (9 categories)
  183. Spiking Neural Network for Motor Function Decoding Based on Neural Dust‏‎ (9 categories)
  184. Knowledge Distillation for Embedded Machine Learning‏‎ (9 categories)
  185. Accelerating Stencil Workloads on Snitch using ISSRs (1-2S/B)‏‎ (9 categories)
  186. Cycle-Accurate Event-Based Simulation of Snitch Core‏‎ (9 categories)
  187. Integrating Hardware Accelerators into Snitch (1S)‏‎ (9 categories)
  188. HERO: TLB Invalidation‏‎ (9 categories)
  189. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)‏‎ (9 categories)
  190. Towards a High-performance Open-source Verification Suite for AXI-based Systems (M/1-3S/B)‏‎ (9 categories)
  191. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)‏‎ (9 categories)
  192. EEG artifact detection for epilepsy monitoring‏‎ (9 categories)
  193. Deep neural networks for seizure detection‏‎ (9 categories)
  194. Autonomus Drones With Novel Sensors And Ultra Wide Band‏‎ (9 categories)
  195. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA‏‎ (9 categories)
  196. Towards a Technology-independent and Synthesizable AXI4 Performance Monitoring and Throttling Unit (1-2S)‏‎ (9 categories)
  197. EEG artifact detection with machine learning‏‎ (9 categories)
  198. Investigation of Quantization Strategies for Retentive Networks (1S)‏‎ (9 categories)
  199. NVDLA meets PULP‏‎ (9 categories)
  200. Wireless EEG Acquisition and Processing‏‎ (9 categories)
  201. Counter-based Fast Power Estimation using FPGAs (M/1-3S)‏‎ (9 categories)
  202. AXI-based Network on Chip (NoC) system‏‎ (9 categories)
  203. NeuroSoC RISC-V Component (M/1-2S)‏‎ (9 categories)
  204. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)‏‎ (9 categories)
  205. Ternary Neural Networks for Face Recognition‏‎ (9 categories)
  206. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)‏‎ (9 categories)
  207. An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications‏‎ (9 categories)
  208. Wireless In Action Data Streaming in Ski Jumping (1 B/S)‏‎ (9 categories)
  209. BLISS - Battery-Less Identification System for Security‏‎ (9 categories)
  210. Physics is looking for PULP‏‎ (9 categories)
  211. Hardware/software codesign neural decoding algorithm for “neural dust”‏‎ (9 categories)
  212. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)‏‎ (9 categories)
  213. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations‏‎ (9 categories)
  214. Flexfloat DL Training Framework‏‎ (9 categories)
  215. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)‏‎ (9 categories)
  216. Real-Time Motor-Imagery Classification Using Neuromorphic Processor‏‎ (9 categories)
  217. Trace Debugger for custom RISC-V Core‏‎ (9 categories)
  218. Active-Set QP Solver on FPGA‏‎ (9 categories)
  219. PULP in space - Fault Tolerant PULP System for Critical Space Applications‏‎ (9 categories)
  220. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)‏‎ (9 categories)
  221. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS‏‎ (9 categories)
  222. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)‏‎ (9 categories)
  223. Exploring NAS spaces with C-BRED‏‎ (9 categories)
  224. Writing a Hero runtime for EPAC (1-3S/B)‏‎ (9 categories)
  225. Self Aware Epilepsy Monitoring‏‎ (9 categories)
  226. Learning Image Decompression with Convolutional Networks‏‎ (9 categories)
  227. MemPool on HERO (1S)‏‎ (9 categories)
  228. Adaptively Controlled Polarization And Hysteresis Curve Tracing For Polymer Piezoelectrics (1 S/B)‏‎ (9 categories)
  229. Extreme-Edge Experience Replay for Keyword Spotting‏‎ (9 categories)
  230. Probing the limits of fake-quantised neural networks‏‎ (9 categories)
  231. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET‏‎ (9 categories)
  232. Reliability by Switching the Embedded ISA in Ibex (1-2S/B/1M)‏‎ (9 categories)
  233. Skin Coupling Media Characterization For Fitness Tracker Applications (1 B/S)‏‎ (9 categories)
  234. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)‏‎ (9 categories)
  235. Monocular Vision-based Object Following on Nano-size Robotic Blimp‏‎ (9 categories)
  236. An Efficient Compiler Backend for Snitch (1S/B)‏‎ (9 categories)
  237. ASIC Development of 5G-NR LDPC Decoder‏‎ (9 categories)
  238. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)‏‎ (9 categories)
  239. Learning at the Edge with Hardware-Aware Algorithms‏‎ (9 categories)
  240. Adding Linux Support to our DMA Engine (1-2S/B)‏‎ (9 categories)
  241. Event-Driven Convolutional Neural Network Modular Accelerator‏‎ (9 categories)
  242. On-Device Federated Continual Learning on Nano-Drone Swarms‏‎ (9 categories)
  243. Improved State Estimation on PULP-based Nano-UAVs‏‎ (9 categories)
  244. Embedded Gesture Recognition Using Novel Mini Radar Sensors‏‎ (8 categories)
  245. A reduction-capable AXI XBAR for fast M-to-1 communication (1M)‏‎ (8 categories)
  246. Hardware Accelerators for Lossless Quantized Deep Neural Networks‏‎ (8 categories)
  247. Ibex: FPGA Optimizations‏‎ (8 categories)
  248. Vector-based Manycore HPC Cluster Exploration for 5G Communication Algorithm (1-2M)‏‎ (8 categories)
  249. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms‏‎ (8 categories)
  250. Event-Driven Vision on an embedded platform‏‎ (8 categories)
  251. Autonomous Sensors For Underwater Monitoring In Smart Navy Systems‏‎ (8 categories)
  252. Radiation Testing of a PULP ASIC‏‎ (8 categories)
  253. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices‏‎ (8 categories)
  254. Zero Power Touch Sensor and Reciever For Body Communication‏‎ (8 categories)
  255. Digital Transmitter for Mobile Communications‏‎ (8 categories)
  256. Triple-Core PULPissimo‏‎ (8 categories)
  257. 3D Matrix Multiplication Unit for ITA (1S)‏‎ (8 categories)
  258. Time Synchronization for 3G Mobile Communications‏‎ (8 categories)
  259. Efficient NB-IoT Uplink Design‏‎ (8 categories)
  260. A Waypoint-based Navigation System for Nano-Size UAVs in GPS-denied Environments‏‎ (8 categories)
  261. Wearables in Fashion‏‎ (8 categories)
  262. Scalable Heterogeneous L1 Memory Interconnect for Smart Accelerator Coupling in Ultra-Low Power Multicores‏‎ (8 categories)
  263. Spiking Neural Network for Autonomous Navigation‏‎ (8 categories)
  264. Accelerating Matrix Multiplication on a 216-core MPSoC (1M)‏‎ (8 categories)
  265. PREM Intervals and Loop Tiling‏‎ (8 categories)
  266. Hardware Exploration of Shared-Exponent MiniFloats (M)‏‎ (8 categories)
  267. Real-time View Synthesis using Image Domain Warping‏‎ (8 categories)
  268. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)‏‎ (8 categories)
  269. Vector Processor for In-Memory Computing‏‎ (8 categories)
  270. High-throughput Embedded System For Neurotechnology in collaboration with INI‏‎ (8 categories)
  271. Deep Learning for Brain-Computer Interface‏‎ (8 categories)
  272. Smart Patch For Heath Care And Rehabilitation‏‎ (8 categories)
  273. System Emulation for AR and VR devices‏‎ (8 categories)
  274. A Wearable System To Control Phone And Electronic Device Without Hands‏‎ (8 categories)
  275. RazorEDGE: An Evolved EDGE DBB ASIC‏‎ (8 categories)
  276. Designing a Power Management Unit for PULP SoCs‏‎ (8 categories)
  277. Using Motion Sensors to Support Indoor Localization‏‎ (8 categories)
  278. Extended Verification for Ara‏‎ (8 categories)
  279. Precise Ultra-low-power Timer‏‎ (8 categories)
  280. Real-time eye movement analysis on a tablet computer‏‎ (8 categories)
  281. Short Range Radars For Biomedical Application‏‎ (8 categories)
  282. Sub Noise Floor Channel Estimation for the Cellular Internet of Things‏‎ (8 categories)
  283. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)‏‎ (8 categories)
  284. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)‏‎ (8 categories)
  285. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)‏‎ (8 categories)
  286. TCNs vs. LSTMs for Embedded Platforms‏‎ (8 categories)
  287. Low Precision Ara for ML‏‎ (8 categories)
  288. Physical Implementation of ITA (2S)‏‎ (8 categories)
  289. Reading The GSM Beacon Carrier with OsmocomBB and stoneEDGE‏‎ (8 categories)
  290. Mapping Networks on Reconfigurable Binary Engine Accelerator‏‎ (8 categories)
  291. Accelerator for Boosted Binary Features‏‎ (8 categories)
  292. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)‏‎ (8 categories)
  293. Android reliability governor‏‎ (8 categories)
  294. DC-DC Buck converter in 65nm CMOS‏‎ (8 categories)
  295. Low-Dropout Regulators for Magnetic Resonance Imaging‏‎ (8 categories)
  296. EvalEDGE: A 2G Cellular Transceiver FMC‏‎ (8 categories)
  297. Adversarial Attacks Against Deep Neural Networks In Wearable Cameras‏‎ (8 categories)
  298. FPGA-Based Digital Frontend for 3G Receivers‏‎ (8 categories)
  299. Compiler Profiling and Optimizing‏‎ (8 categories)
  300. Smart Wearable System For Vital Sign Monitoring Exploiting On Board and Cloud Machine Learning‏‎ (8 categories)
  301. A Wearable Wireless Kidney Function Monitoring System For BioMedical Applications‏‎ (8 categories)
  302. Standard Cell Compatible Memory Array Design‏‎ (8 categories)
  303. Energy Efficient AXI Interface to Serial Link Physical Layer‏‎ (8 categories)
  304. Extending our FPU with Internal High-Precision Accumulation (M)‏‎ (8 categories)
  305. Predictable Execution on GPU Caches‏‎ (8 categories)
  306. DMA Streaming Co-processor‏‎ (8 categories)
  307. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)‏‎ (8 categories)
  308. LightProbe - CNN-Based-Image-Reconstruction‏‎ (8 categories)
  309. Novel Metastability Mitigation Technique‏‎ (8 categories)
  310. PVT Dynamic Adaptation in PULPv3‏‎ (8 categories)
  311. Efficient TNN compression‏‎ (8 categories)
  312. Open Power-On Chip Controller Study and Integration‏‎ (8 categories)
  313. Securing Block Ciphers against SCA and SIFA‏‎ (8 categories)
  314. Towards global Brain-Computer Interfaces‏‎ (8 categories)
  315. VLSI Implementation of a 5G Ciphering Accelerator‏‎ (8 categories)
  316. PULP-Shield for Autonomous UAV‏‎ (8 categories)
  317. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)‏‎ (8 categories)
  318. Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring‏‎ (8 categories)
  319. Implementation of a Cache Reliability Mechanism (1S/M)‏‎ (8 categories)
  320. Integration Of A Smart Vision System‏‎ (8 categories)
  321. WCDMA/HSPA+ Synchronization System Design, Implementation, and Testing‏‎ (8 categories)
  322. Autoencoder Accelerator for On-Chip Semi-Supervised Learning‏‎ (8 categories)
  323. Runtime partitioning of L1 memory in Mempool (M)‏‎ (8 categories)
  324. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles‏‎ (8 categories)
  325. Efficient collective communications in FlooNoC (1M)‏‎ (8 categories)
  326. A Wireless Sensor Network for a Smart Building Monitor and Control‏‎ (8 categories)
  327. Neuromorphic Intelligence In An Embedded System in Collaboration with AiCTX‏‎ (8 categories)
  328. Extending the RISCV backend of LLVM to support PULP Extensions‏‎ (8 categories)
  329. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)‏‎ (8 categories)
  330. LightProbe - Frontend Firmware and Control Side Channel‏‎ (8 categories)
  331. Edge Computing for Long-Term Wearable Biomedical Systems‏‎ (8 categories)
  332. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)‏‎ (8 categories)
  333. All the flavours of FFT on MemPool (1-2S/B)‏‎ (8 categories)
  334. Bluetooth Low Energy receiver in 65nm CMOS‏‎ (8 categories)
  335. Analog Compute-in-Memory Accelerator Interface and Integration‏‎ (8 categories)
  336. Wireless Sensing With Long Range Comminication (LoRa)‏‎ (8 categories)
  337. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)‏‎ (8 categories)
  338. Indoor Positioning with Bluetooth‏‎ (8 categories)
  339. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration‏‎ (8 categories)
  340. New RVV 1.0 Vector Instructions for Ara‏‎ (8 categories)
  341. RedCap-5G for IOT application on prototype taped-out silicon‏‎ (8 categories)
  342. LightProbe - Implementation of compressed-sensing algorithms‏‎ (8 categories)
  343. FPGA System Design for Computer Vision with Convolutional Neural Networks‏‎ (8 categories)
  344. Optimizing the Pipeline in our Floating Point Architectures (1S)‏‎ (8 categories)
  345. Indoor Smart Tracking of Hospital instrumentation‏‎ (8 categories)
  346. Ultra-wideband Concurrent Ranging‏‎ (8 categories)
  347. Bringing XNOR-nets (ConvNets) to Silicon‏‎ (8 categories)
  348. Compression of iEEG Data‏‎ (8 categories)
  349. Improved Reacquisition for the 5G Cellular IoT‏‎ (8 categories)
  350. Thermal Control of Mobile Devices‏‎ (8 categories)
  351. A mmWave Voltage-Controlled-Oscillator (VCO) for beyond 5G applications‏‎ (8 categories)
  352. Ultrasound image data recycler‏‎ (8 categories)
  353. Analog building blocks for mmWave manipulation‏‎ (8 categories)
  354. Optogenetics And Game Theory Applied To Small Side Bird Using Smart Sensing‏‎ (8 categories)
  355. Digital Control of a DC/DC Buck Converter‏‎ (8 categories)
  356. Transformer Deployment on Heterogeneous Many-Core Systems‏‎ (8 categories)
  357. Resilient Brain-Inspired Hyperdimensional Computing Architectures‏‎ (8 categories)
  358. Deep Convolutional Autoencoder for iEEG Signals‏‎ (8 categories)
  359. SmartRing‏‎ (8 categories)
  360. Synchronisation and Cyclic Prefix Handling For LTE Testbed‏‎ (8 categories)
  361. An Energy Efficient Brain-Computer Interface using Mr.Wolf‏‎ (8 categories)
  362. Wearable Smart Camera With Deep Learning Algorithms For Automatic Detecion‏‎ (8 categories)
  363. Autonomous Sensing For Trains In The IoT Era‏‎ (8 categories)
  364. RVfplib‏‎ (8 categories)
  365. ASIC Implementation of High-Throughput Next Generation Turbo Decoders‏‎ (7 categories)
  366. Network-on-Chip for coherent and non-coherent traffic (M)‏‎ (7 categories)
  367. Real-Time Stereo to Multiview Conversion‏‎ (7 categories)
  368. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)‏‎ (7 categories)
  369. Implementation of an AES Hardware Processing Engine (B/S)‏‎ (7 categories)
  370. Low Power Geolocalization And Indoor Localization‏‎ (7 categories)
  371. Towards Self-Sustainable Unmanned Aerial Vehicles‏‎ (7 categories)
  372. Neural Architecture Search using Reinforcement Learning and Search Space Reduction‏‎ (7 categories)
  373. Exploring schedules for incremental and annealing quantization algorithms‏‎ (7 categories)
  374. Serverless Benchmarks on RISC-V (M)‏‎ (7 categories)
  375. Study and Development of Intelligent Capability for Small-Size UAVs‏‎ (7 categories)
  376. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems‏‎ (7 categories)
  377. Low Power Neural Network For Multi Sensors Wearable Devices‏‎ (7 categories)
  378. Radio Signal Direction Detection For Smart Glasses For Augmented Reality Applications‏‎ (7 categories)
  379. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)‏‎ (7 categories)
  380. Energy-Efficient Brain-Inspired Hyperdimensional Computing‏‎ (7 categories)
  381. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)‏‎ (7 categories)
  382. Linux Driver for fine-grain and low overhead access to on-chip performance counters‏‎ (7 categories)
  383. Audio Visual Speech Recognition (1S/1M)‏‎ (7 categories)
  384. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)‏‎ (7 categories)
  385. Combining Multi Sensor Imaging and Machine Learning for Robust Far-Field Vision‏‎ (7 categories)
  386. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core‏‎ (7 categories)
  387. 3D Turbo Decoder ASIC Realization‏‎ (7 categories)
  388. Time and Frequency Synchronization in LTE Cat-0 Devices‏‎ (7 categories)
  389. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor‏‎ (7 categories)
  390. An Industrial-grade Bluetooth LE Mesh Network Solution‏‎ (7 categories)
  391. Development of an implantable Force sensor for orthopedic applications‏‎ (7 categories)
  392. Towards The Integration of E-skin into Prosthetic Devices‏‎ (7 categories)
  393. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC‏‎ (7 categories)
  394. Channel Estimation for TD-HSPA‏‎ (7 categories)
  395. A RISC-V ISA Extension for Pseudo Dual-Issue Monte Carlo in Snitch (1M/2S)‏‎ (7 categories)
  396. Turbo Equalization for Cellular IoT‏‎ (7 categories)
  397. EvaLTE: A 2G/3G/4G Cellular Transceiver FMC‏‎ (7 categories)
  398. Virtual Memory Ara‏‎ (7 categories)
  399. Audio Visual Speech Separation (1S/1M)‏‎ (7 categories)
  400. Putting Together What Fits Together - GrÆStl‏‎ (7 categories)
  401. Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation‏‎ (7 categories)
  402. Rethinking our Convolutional Network Accelerator Architecture‏‎ (7 categories)
  403. Evolved EDGE Physical Layer Incremental Redundancy Architecture‏‎ (7 categories)
  404. Scan Chain Fault Injection in a PULP SoC (1S)‏‎ (7 categories)
  405. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces‏‎ (7 categories)
  406. Realtime Gaze Tracking on Siracusa‏‎ (7 categories)
  407. A RISC-V ISA Extension for Scalar Chaining in Snitch (M)‏‎ (7 categories)
  408. Visualization of Neural Architecture Search Spaces‏‎ (7 categories)
  409. Audio Visual Speech Separation and Recognition (1S/1M)‏‎ (7 categories)
  410. Quantum Key Secured 100 Gbit/s Payload Encryption and its High-Speed Network Interfaces‏‎ (7 categories)
  411. Implementing A Low-Power Sensor Node Network‏‎ (7 categories)
  412. Fast Wakeup From Deep Sleep State‏‎ (7 categories)
  413. Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP‏‎ (7 categories)
  414. MatPHY: An Open-Source Physical Layer Development Framework‏‎ (7 categories)
  415. Modeling High Bandwidth Memory for Rapid Design Space Exploration (1-3S/B)‏‎ (7 categories)
  416. Evaluating An Ultra low Power Vision Node‏‎ (7 categories)
  417. An Ultra-Low-Power Neuromorphic Spiking Neuron Design‏‎ (7 categories)
  418. Hardware/software co-programming on the Parallella platform‏‎ (7 categories)
  419. Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA)‏‎ (7 categories)
  420. A Recurrent Neural Network Speech Recognition Chip‏‎ (7 categories)
  421. Bluetooth Low Energy network with optimized data throughput‏‎ (7 categories)
  422. Covariant Feature Detector on Parallel Ultra Low Power Architecture‏‎ (7 categories)
  423. Self-Learning Drones based on Neural Networks‏‎ (7 categories)
  424. Energy Efficient Serial Link‏‎ (7 categories)
  425. VLSI Implementation of a Low-Complexity Channel Shortener for 2G EC-GSM-IoT and Evolved EDGE‏‎ (7 categories)
  426. Implementation of a Coherent Application-Class Multicore System (1-2S)‏‎ (7 categories)
  427. Wake Up Radio For Energy Efficient Communication System and IC Design‏‎ (7 categories)
  428. Towards Autonomous Navigation for Nano-Blimps‏‎ (7 categories)
  429. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)‏‎ (7 categories)
  430. Bandwidth Efficient NEureka‏‎ (7 categories)
  431. Learning Image Compression with Convolutional Networks‏‎ (7 categories)
  432. A FPGA-based data streaming system that enables real-time monitoring of cell culture and neuroactivities‏‎ (7 categories)
  433. Ara: Update PULP's Vector Processor with the recent RISC-V Vector Extension Development‏‎ (7 categories)
  434. Interfacing PULP with a Brain-Inspired Ultra-Low Power Spiking Cochlea‏‎ (7 categories)
  435. Low-power Temperature-insensitive Timer‏‎ (7 categories)
  436. Autonomous Mapping with Nano-Drones UWB and Novel Depth Sensors‏‎ (7 categories)
  437. SHAre - An application Specific Instruction Set Processor for SHA-2/3‏‎ (7 categories)
  438. Design and Evaluation of a Small Size Avalanche Beacon‏‎ (7 categories)
  439. Feature Extraction for Speech Recognition (1S)‏‎ (7 categories)
  440. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools‏‎ (7 categories)
  441. Digital Beamforming for Ultrasound Imaging‏‎ (7 categories)
  442. Implementation of a NB-IoT Positioning System‏‎ (7 categories)
  443. Interference Cancellation for EC-GSM-IoT‏‎ (7 categories)
  444. LightProbe - Thermal-Power aware on-head Beamforming‏‎ (7 categories)
  445. Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors‏‎ (7 categories)
  446. Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams‏‎ (7 categories)
  447. Network-off-Chip (M)‏‎ (7 categories)
  448. Ibex: Bit-Manipulation Extension‏‎ (7 categories)
  449. Design of Scalable Event-driven Neural-Recording Digital Interface‏‎ (7 categories)
  450. Next Generation Channel Decoder‏‎ (7 categories)
  451. High-Throughput Authenticated Encryption Architectures based on Block Ciphers‏‎ (7 categories)
  452. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip‏‎ (7 categories)
  453. Efficient Implementation of an Active-Set QP Solver for FPGAs‏‎ (7 categories)
  454. A Unified-Multiplier Based Hardware Architecture for Elliptic Curve Cryptography‏‎ (7 categories)
  455. Design of low mismatch DAC used for VAD‏‎ (7 categories)
  456. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control‏‎ (6 categories)
  457. Channel Estimation and Equalization for LTE Advanced‏‎ (6 categories)
  458. Design of State Retentive Flip-Flops‏‎ (6 categories)
  459. Development of a Rockfall Sensor Node‏‎ (6 categories)
  460. Ultra Low Power Conversion Circuit For Batteryless Applications‏‎ (6 categories)
  461. Huawei Research‏‎ (6 categories)
  462. Satellite Internet of Things‏‎ (6 categories)
  463. Karim Badawi‏‎ (6 categories)
  464. Development of a syringe label reader for the neurocritical care unit‏‎ (6 categories)
  465. Infrared Wake Up Radio‏‎ (6 categories)
  466. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (6 categories)
  467. A Novel Constrained-Viterbi Algorithm with Linear Equalization and Grouping Assistance‏‎ (6 categories)
  468. Minimal Cost RISC-V core‏‎ (6 categories)
  469. Advanced Data Movers for Modern Neural Networks‏‎ (6 categories)
  470. Freedom from Interference in Heterogeneous COTS SoCs‏‎ (6 categories)
  471. High-speed Scene Labeling on FPGA‏‎ (6 categories)
  472. On-chip clock synthesizer design and porting‏‎ (6 categories)
  473. Human Intranet‏‎ (6 categories)
  474. Improving Resiliency of Hyperdimensional Computing‏‎ (6 categories)
  475. LightProbe‏‎ (6 categories)
  476. Non-binary LDPC Decoder for Deep-Space Optical Communications‏‎ (6 categories)
  477. FFT-based Convolutional Network Accelerator‏‎ (6 categories)
  478. Internet of Things SoC Characterization‏‎ (6 categories)
  479. Design of a VLIW processor architecture based on RISC-V‏‎ (6 categories)
  480. Improving Scene Labeling with Hyperspectral Data‏‎ (6 categories)
  481. Neural Networks Framwork for Embedded Plattforms‏‎ (6 categories)
  482. Design of a 25 Gbps SerDes for optical chip-to-chip communication‏‎ (6 categories)
  483. Ultrafast Medical Ultrasound imaging on a GPU‏‎ (6 categories)
  484. Wireless Biomedical Signal Acquisition Device‏‎ (6 categories)
  485. Online Learning of User Features (1S)‏‎ (6 categories)
  486. Hyper-Dimensional Computing Based Predictive Maintenance‏‎ (6 categories)
  487. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (6 categories)
  488. LAPACK/BLAS for FPGA‏‎ (6 categories)
  489. PREM on PULP‏‎ (6 categories)
  490. Image and Video Processing‏‎ (6 categories)
  491. Signal-Processing and Data-Compression on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (6 categories)
  492. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT‏‎ (6 categories)
  493. Taimir Aguacil‏‎ (6 categories)
  494. VLSI Implementation Polar Decoder using High Level Synthesis‏‎ (6 categories)
  495. Ultra-High-Efficiency Power Supply Management for Ultra-Low-Power Systems on Chip‏‎ (6 categories)
  496. Birds Long Term Monitoring With Ultra Low Power Wireless Sensor Node‏‎ (6 categories)
  497. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT‏‎ (6 categories)
  498. Design of an LTE Module for the Internet of Things‏‎ (6 categories)
  499. Toward Superposition of Brain-Computer Interface Models‏‎ (6 categories)
  500. Successive Interference Cancellation for 3G Downlink‏‎ (6 categories)

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)