Difference between revisions of "User:Sriedel"
From iis-projects
(Created page with "== Samuel Riedel == * '''e-mail''': [mailto:sriedel@iis.ee.ethz.ch sriedel@iis.ee.ethz.ch] Category:Digital ==Interests== * Computer and System Architecture * High Perfo...") |
|||
(4 intermediate revisions by the same user not shown) | |||
Line 1: | Line 1: | ||
== Samuel Riedel == | == Samuel Riedel == | ||
+ | |||
+ | [[File:Sriedel_face_pulp_team.jpg|thumb|200px|]] | ||
+ | |||
+ | I finished my B.Sc. and M.Sc. in electrical engineering at ETH Zürich in 2017 and 2019, respectively. Since summer 2019, I am pursuing a Ph.D. in the Circuits and Systems group of Prof. Luca Benini. | ||
+ | |||
+ | My main research areas are: | ||
+ | * Computer and System Architecture | ||
+ | * Manycore systems | ||
+ | * Image Processing | ||
+ | * Parallel Programming | ||
+ | |||
+ | ==Contact== | ||
* '''e-mail''': [mailto:sriedel@iis.ee.ethz.ch sriedel@iis.ee.ethz.ch] | * '''e-mail''': [mailto:sriedel@iis.ee.ethz.ch sriedel@iis.ee.ethz.ch] | ||
− | + | * '''phone''': +41 44 632 65 69 | |
+ | * '''office''': ETZ J71.2 | ||
− | == | + | ==Projects== |
− | |||
− | |||
− | |||
− | |||
− | ==Available Projects== | + | ===Available Projects=== |
<DynamicPageList> | <DynamicPageList> | ||
− | |||
category = Available | category = Available | ||
category = Sriedel | category = Sriedel | ||
+ | suppresserrors=true | ||
</DynamicPageList> | </DynamicPageList> | ||
+ | |||
+ | ===Projects In Progress=== | ||
+ | <DynamicPageList> | ||
+ | category = In progress | ||
+ | category = Sriedel | ||
+ | </DynamicPageList> | ||
+ | |||
+ | ===Completed Projects=== | ||
+ | <DynamicPageList> | ||
+ | category = Completed | ||
+ | category = Sriedel | ||
+ | suppresserrors=true | ||
+ | </DynamicPageList> | ||
+ | |||
+ | [[Category:Digital]] |
Latest revision as of 23:39, 23 January 2021
Contents
Samuel Riedel
I finished my B.Sc. and M.Sc. in electrical engineering at ETH Zürich in 2017 and 2019, respectively. Since summer 2019, I am pursuing a Ph.D. in the Circuits and Systems group of Prof. Luca Benini.
My main research areas are:
- Computer and System Architecture
- Manycore systems
- Image Processing
- Parallel Programming
Contact
- e-mail: sriedel@iis.ee.ethz.ch
- phone: +41 44 632 65 69
- office: ETZ J71.2
Projects
Available Projects
Projects In Progress
No pages meet these criteria.
Completed Projects
- Spatz grows wings: Physical Implementation of a Vector-Powered Manycore System (2S)
- Enabling Efficient Systolic Execution on MemPool (M)
- Running Rust on PULP
- Implementing DSP Instructions in Banshee (1S)
- Streaming Integer Extensions for Snitch (M/1-2S)
- Efficient Synchronization of Manycore Systems (M/1S)
- Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
- Transforming MemPool into a CGRA (M)
- An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)
- Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)
- Manycore System on FPGA (M/S/G)
- ISA extensions in the Snitch Processor for Signal Processing (M)
- MemPool on HERO (1S)
- Implementation of a Heterogeneous System for Image Processing on an FPGA (S)