Personal tools

Difference between revisions of "Beat Cadence"

From iis-projects

Jump to: navigation, search
 
(One intermediate revision by the same user not shown)
Line 7: Line 7:
 
The goal of this project is to thoroughly analyze an important block in the targeted IoT SoC responsible for synchronization and repetition combining which is currently written using a High Level Synthesis (HLS) approach with Cadence tools. But, a hand-engineered digital architecture is expected to integrate the same functionality occupying less area and consume less power. Therefore, the HLS block will be redesigned using VHDL. Depending on the students interest an ASIC design can be targeted or an FPGA platform can be used for fast prototyping using e.g. the [[evalEDGE]] platform. This project is a perfect opportunity to get to know state-of-the-art HLS and digital architecture approaches and to show that a human is still better than a machine.
 
The goal of this project is to thoroughly analyze an important block in the targeted IoT SoC responsible for synchronization and repetition combining which is currently written using a High Level Synthesis (HLS) approach with Cadence tools. But, a hand-engineered digital architecture is expected to integrate the same functionality occupying less area and consume less power. Therefore, the HLS block will be redesigned using VHDL. Depending on the students interest an ASIC design can be targeted or an FPGA platform can be used for fast prototyping using e.g. the [[evalEDGE]] platform. This project is a perfect opportunity to get to know state-of-the-art HLS and digital architecture approaches and to show that a human is still better than a machine.
  
===Status: Available ===
+
===Status: Obsolete ===
: Looking for interested students for a Semester Project
 
 
: Contact: [[:User:Weberbe|Benjamin Weber]]
 
: Contact: [[:User:Weberbe|Benjamin Weber]]
  
===Prerequisites===
 
: Interest in Digital Design or Communications
 
: VLSI I is plus
 
 
===Character===
 
: 10% Theory, Algorithms and Simulation
 
: 70% Implementation (HLS/VHDL)
 
: 20% ASIC Implementation / FPGA Integration
 
 
===Professor===
 
[http://www.iis.ee.ethz.ch/people/person-detail.html?persid=78758 Qiuting Huang]
 
 
[[Category:Digital]]
 
[[Category:ASIC]]
 
[[Category:FPGA]]
 
[[Category:Telecommunications]]
 
[[Category:Available]]
 
[[Category:Semester Thesis]]
 
 
[[Category:Weberbe]]
 
[[Category:Weberbe]]

Latest revision as of 10:01, 18 March 2019

Beat Cadence.png

Introduction

The so called Internet of Things (IoT) is expected to consist of multiple Billion devices by 2020. In such a projection only low-cost and low-power devices are sustainable. To this end, the Integrated System Laboratory (IIS) is together with the industry partner Advanced Circuit Pursuit (ACP) developing a highly integrated SoC for the IoT in including RF front-end, dedicated digital baseband hardware, and a CPU system. But, expected area and therefore cost as well as power consumption show room for improvement.

Project Description

The goal of this project is to thoroughly analyze an important block in the targeted IoT SoC responsible for synchronization and repetition combining which is currently written using a High Level Synthesis (HLS) approach with Cadence tools. But, a hand-engineered digital architecture is expected to integrate the same functionality occupying less area and consume less power. Therefore, the HLS block will be redesigned using VHDL. Depending on the students interest an ASIC design can be targeted or an FPGA platform can be used for fast prototyping using e.g. the evalEDGE platform. This project is a perfect opportunity to get to know state-of-the-art HLS and digital architecture approaches and to show that a human is still better than a machine.

Status: Obsolete

Contact: Benjamin Weber