Personal tools

Difference between revisions of "Low-Power Time Synchronization for IoT Applications"

From iis-projects

Jump to: navigation, search
Line 16: Line 16:
 
: 50% Algorithm development in MATLAB
 
: 50% Algorithm development in MATLAB
 
: 50% Asynchronous VLSI design with System Verilog
 
: 50% Asynchronous VLSI design with System Verilog
 +
[[#top|↑ top]]
 +
==Detailed Task Description==
 +
 +
===Goals===
 +
===Practical Details===
 +
* '''[[Project Plan]]'''
 +
* '''[[Project Meetings]]'''
 +
* '''[[Design Review]]'''
 +
* '''[[Coding Guidelines]]'''
 +
* '''[[Final Report]]'''
 +
* '''[[Final Presentation]]'''
 +
 +
==Results==
 +
 +
==Links==
 +
 +
[[Category:Available]]
 +
[[Category:IIP]]
 +
[[Category:IIP_5G]]
 +
 +
[[#top|↑ top]]
 +
<!--
 +
 +
COPY PASTE FROM THE LIST BELOW TO ADD TO CATEGORIES
 +
 +
GROUP
 +
 +
      [[Category:cat2]]
 +
      [[Category:cat3]]
 +
      [[Category:cat4]]
 +
      [[Category:cat5]]
 +
 +
 +
[[Category:Digital]]
 +
    SUB CATEGORIES
 +
    NEW CATEGORIES
 +
      [[Category:Computer Architecture]]
 +
      [[Category:Acceleration and Transprecision]]
 +
      [[Category:Heterogeneous Acceleration Systems]]
 +
      [[Category:Event-Driven Computing]]
 +
      [[Category:Predictable Execution]]
 +
      [[Category:SmartSensors]]
 +
      [[Category:Transient Computing]]
 +
      [[Category:System on Chips for IoTs]]
 +
      [[Category:Energy Efficient Autonomous UAVs]]
 +
      [[Category:Biomedical System on Chips]]
 +
      [[Category:Digital Medical Ultrasound Imaging]]
 +
      [[Category:Cryptography]]
 +
      [[Category:Deep Learning Acceleration]]
 +
      [[Category:Hyperdimensional Computing]]   
 +
 +
      [[Category:Competition]]   
 +
      [[Category:EmbeddedAI]]   
 +
 +
 +
    [[Category:ASIC]]
 +
    [[Category:FPGA]]
 +
   
 +
    [[Category:System Design]]
 +
    [[Category:Processor]]
 +
    [[Category:Telecommunications]]
 +
    [[Category:Modelling]]
 +
    [[Category:Software]]
 +
    [[Category:Audio]]
 +
 +
[[Category:Analog]]
 +
[[Category:Nano-TCAD]]
 +
 +
[[Category:AnalogInt]]
 +
  SUB CATEGORIES
 +
  [[Category:Telecommunications]]
 +
 +
 +
STATUS
 +
[[Category:Available]]
 +
[[Category:In progress]]
 +
[[Category:Completed]]
 +
[[Category:Hot]]
 +
 +
TYPE OF WORK
 +
[[Category:Group Work]]
 +
[[Category:Semester Thesis]]
 +
[[Category:Master Thesis]]
 +
[[Category:PhD Thesis]]
 +
[[Category:Research]]
 +
 +
NAMES OF EU/CTI/NT PROJECTS
 +
[[Category:Oprecomp]]
 +
[[Category:Antarex]]
 +
[[Category:Hercules]]
 +
[[Category:Icarium]]
 +
[[Category:PULP]]
 +
[[Category:ArmaSuisse]]
 +
[[Category:Mnemosene]]
 +
[[Category:Aloha]]
 +
[[Category:Ampere]]
 +
[[Category:ExaNode]]
 +
[[Category:EPI]]
 +
[[Category:Fractal]]
 +
 +
 +
 +
 +
 +
--->

Revision as of 12:33, 25 May 2022

Short Description

Wireless receivers need to estimate the time instant when data is transmitted as otherwise entire data packets are lost. Thus, accurate time synchronization is essential for reliable communication. The goal of this project is to develop a novel synchronization algorithm for multi-antenna wireless systems and implement it in hardware while minimizing area and power.

Status: Available

Looking for 1-2 Semester/Master students
Contact: Darja Nonaca, dnonaca@iis.ee.ethz.ch

Prerequisites

Communication Systems (or a similar course)
VLSI 1
VLSI 3 (recommended)