Personal tools

Difference between revisions of "Marco Bertuletti"

From iis-projects

Jump to: navigation, search
 
(47 intermediate revisions by the same user not shown)
Line 1: Line 1:
== Marco Bertuletti ==
+
[[File:PULP_ID.jpeg||140px|thumb|right]]
  
 +
I completed my B.Sc. and M.Sc. in Electronics Engineering at Politecnico di Milano in July 2019 and December 2021, respectively.
  
I completed my B.Sc. and M.Sc. in Electronics Engineering at Politecnico di Milano in July 2019 and December 2021, respectively. Since March 2022, I am pursuing a Ph.D. in the Circuits and Systems group of Prof. Luca Benini.
+
Since March 2022, I am pursuing a Ph.D. in the Circuits and Systems group of Prof. Luca Benini.
  
== Interests ==
+
==Research interests==
  
 
My main research interests are:
 
My main research interests are:
* Computer and System Architecture
 
 
* Parallel Programming
 
* Parallel Programming
 
* Manycore systems
 
* Manycore systems
 +
* New radio baseband processing
  
==Contact Information==
+
I work on the implementation of 5G physical uplink shared channel on Mempool and Terapool. These two IIS born manycore architectures have respectively 256 and 1024 cores, sharing a large L1 data memory. If you are interested in one of my projects or you would like to discuss about my research feel free to drop me an e-mail or to pass by my office!
* '''Office''': ETZ J71.2  
+
 
 +
==Contact==
 +
 
 +
* '''Office''': ETZ J69.2  
 
* '''e-mail''': [mailto:mbertuletti@iis.ee.ethz.ch mbertuletti@iis.ee.ethz.ch]
 
* '''e-mail''': [mailto:mbertuletti@iis.ee.ethz.ch mbertuletti@iis.ee.ethz.ch]
 
* '''www''': [https://ee.ethz.ch/the-department/people-a-z/person-detail.MzAyNTU4.TGlzdC8zMjc5LC0xNjUwNTg5ODIw.html Marco Bertuletti (ETH page)]
 
* '''www''': [https://ee.ethz.ch/the-department/people-a-z/person-detail.MzAyNTU4.TGlzdC8zMjc5LC0xNjUwNTg5ODIw.html Marco Bertuletti (ETH page)]
Line 40: Line 44:
 
category = In progress
 
category = In progress
 
category = Mbertuletti
 
category = Mbertuletti
suppresserrors=true
 
ordermethod=sortkey
 
order=ascending
 
 
</DynamicPageList>
 
</DynamicPageList>
  
===Completed Projects===
+
===Projects Completed===
 
<DynamicPageList>
 
<DynamicPageList>
 
category = Completed
 
category = Completed
 
category = Mbertuletti
 
category = Mbertuletti
suppresserrors=true
 
ordermethod=sortkey
 
order=ascending
 
 
</DynamicPageList>
 
</DynamicPageList>

Latest revision as of 10:29, 23 December 2023

Mbertuletti picture.jpeg

I completed my B.Sc. and M.Sc. in Electronics Engineering at Politecnico di Milano in July 2019 and December 2021, respectively.

Since March 2022, I am pursuing a Ph.D. in the Circuits and Systems group of Prof. Luca Benini.

Research interests

My main research interests are:

  • Parallel Programming
  • Manycore systems
  • New radio baseband processing

I work on the implementation of 5G physical uplink shared channel on Mempool and Terapool. These two IIS born manycore architectures have respectively 256 and 1024 cores, sharing a large L1 data memory. If you are interested in one of my projects or you would like to discuss about my research feel free to drop me an e-mail or to pass by my office!

Contact

Projects

Available Projects


Reserved Projects


Projects In Progress


Projects Completed