Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 500 results in range #51 to #550.

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)

  1. Accelerating Stencil Workloads on Snitch using ISSRs (1-2S/B)
  2. Acceleration and Transprecision
  3. Accelerator for Boosted Binary Features
  4. Accelerator for Spatio-Temporal Video Filtering
  5. Accelerators for object detection and tracking
  6. Accurate deep learning inference using computational memory
  7. Active-Set QP Solver on FPGA
  8. Adaptively Controlled Polarization And Hysteresis Curve Tracing For Polymer Piezoelectrics (1 S/B)
  9. Adding Linux Support to our DMA Engine (1-2S/B)
  10. Advanced 5G Repetition Combining
  11. Advanced Data Movers for Modern Neural Networks
  12. Advanced EEG glasses
  13. Advanced Physical Design: Reinforcement Learning for Macro Placement and Mix-Placer (B/1-2S)
  14. Adversarial Attacks Against Deep Neural Networks In Wearable Cameras
  15. Alias-Free Oscillator Synchronization for Arbitrary Waveforms
  16. Aliasing-Free Wavetable Music Synthesizer
  17. All-Digital In-Memory Processing
  18. All the flavours of FFT on MemPool (1-2S/B)
  19. Ambient RF Energy harvesting for Wireless Sensor Network
  20. An Efficient Compiler Backend for Snitch (1S/B)
  21. An Energy Efficient Brain-Computer Interface using Mr.Wolf
  22. An FPGA-Based Evaluation Platform for Mobile Communications
  23. An FPGA-Based Testbed for 3G Mobile Communications Receivers
  24. An Industrial-grade Bluetooth LE Mesh Network Solution
  25. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)
  26. An Ultra-Compact High-Power CMOS Power Amplifier for Millimeter-Wave 5G Communications
  27. An Ultra-Low-Power Neuromorphic Spiking Neuron Design
  28. An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications
  29. Analog
  30. AnalogInt
  31. Analog Compute-in-Memory Accelerator Interface and Integration
  32. Analog IC Design
  33. Analog Layout Engine
  34. Analog building blocks for mmWave manipulation
  35. Analysis and Design of Power Efficient RF/ mm-Wave LC-tank Oscillator in 28nm for 5G communication applications
  36. Analysis of Low-Power Wide Area Network Technologies for the Internet of Things
  37. Andrea Cossettini
  38. Andreas Kurth
  39. Android Software Design
  40. Android reliability governor
  41. Application Specific Frequency Synthesizers (Analog/Digital PLLs)
  42. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration
  43. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations
  44. Ara: Update PULP's Vector Processor with the recent RISC-V Vector Extension Development
  45. Artificial Reverberation for Embedded Systems
  46. Assessment of novel photovoltaic architectures by circuit simulation
  47. Atretter
  48. Audio
  49. Audio DAC Conversion Jitter Measurement System
  50. Audio Signal Processing
  51. Audio Video Preprocessing In Parallel Ultra Low Power Platform
  52. Audio Visual Speech Recognition (1S/1M)
  53. Audio Visual Speech Separation (1S/1M)
  54. Audio Visual Speech Separation and Recognition (1S/1M)
  55. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)
  56. Autoencoder Accelerator for On-Chip Semi-Supervised Learning
  57. Automatic unplugging detection for Ultrasound probes
  58. Autonomous Mapping with Nano-Drones UWB and Novel Depth Sensors
  59. Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors
  60. Autonomous Sensing For Trains In The IoT Era
  61. Autonomous Sensors For Underwater Monitoring In Smart Navy Systems
  62. Autonomous Smart Watches: Hardware and Software Desing
  63. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification
  64. Autonomus Drones With Novel Sensors And Ultra Wide Band
  65. BCI-controlled Drone
  66. BLISS - Battery-Less Identification System for Security
  67. Bandwidth Efficient NEureka
  68. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication
  69. Baseband Meets CPU
  70. Baseband Processor Development for 4G IoT
  71. Bateryless Heart Rate Monitoring
  72. Battery indifferent wearable Ultrasound
  73. Beamspace processing for 5G mmWave massive MIMO on GPU
  74. Beat Cadence
  75. Beat DigRF
  76. Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA)
  77. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)
  78. Benchmarking a heterogeneous 217-core MPSoC on HPC applications
  79. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)
  80. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S))
  81. Benjamin Sporrer
  82. Benjamin Weber
  83. BigPULP: Multicluster Synchronization Extensions
  84. BigPULP: Shared Virtual Memory Multicluster Extensions
  85. Big Data Analytics Benchmarks for Ara
  86. Biomedical Circuits, Systems, and Applications
  87. Biomedical System on Chips
  88. Biomedical Systems on Chip
  89. BirdGuard
  90. Birds Long Term Monitoring With Ultra Low Power Wireless Sensor Node
  91. Bluetooth Low Energy network with optimized data throughput
  92. Bluetooth Low Energy receiver in 65nm CMOS
  93. Bridging QuantLab with LPDNN
  94. Bringing XNOR-nets (ConvNets) to Silicon
  95. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)
  96. Brunn test
  97. Build the Fastest 2G Modem Ever
  98. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)
  99. CLIC for the CVA6
  100. CMOS power amplifier for field measurements in MRI systems
  101. CPS Software-Configurable State-Machine
  102. Cell-Free mmWave Massive MIMO Communication
  103. Cell Measurements for the 5G Internet of Things
  104. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core
  105. Change-based Evaluation of Convolutional Neural Networks
  106. Channel Decoding for TD-HSPA
  107. Channel Estimation and Equalization for LTE Advanced
  108. Channel Estimation for 3GPP TD-SCDMA
  109. Channel Estimation for 5G Cellular IoT and Fast Fading Channels
  110. Channel Estimation for TD-HSPA
  111. Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures
  112. Characterization techniques for silicon photonics-Lumiphase
  113. Charge and heat transport through graphene nanoribbon based devices
  114. Charging System for Implantable Electronics
  115. Christoph Keller
  116. Christoph Leitner
  117. Circuits and Systems for Nanoelectrode Array Biosensors
  118. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing
  119. Coding Guidelines
  120. Coherence-Capable Write-Back L1 Data Cache for Ariane (M)
  121. Combining Multi Sensor Imaging and Machine Learning for Robust Far-Field Vision
  122. Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation
  123. Compiler Profiling and Optimizing
  124. Completed
  125. Compressed Sensing Reconstruction on FPGA
  126. Compressed Sensing for Wireless Biosignal Monitoring
  127. Compressed Sensing vs JPEG
  128. Compression of Ultrasound data on FPGA
  129. Compression of iEEG Data
  130. Computation of Phonon Bandstructure in III-V Nanostructures
  131. Configurable Ultra Low Power LDO
  132. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices
  133. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection
  134. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients
  135. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device
  136. Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP
  137. Counter-based Fast Power Estimation using FPGAs (M/1-3S)
  138. Covariant Feature Detector on Parallel Ultra Low Power Architecture
  139. Creating A Boundry Scan Generator (1-3S/B/2-3G)
  140. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)
  141. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)
  142. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)
  143. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)
  144. Creating a HDMI Video Interface for PULP
  145. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)
  146. Cryptography
  147. Cycle-Accurate Event-Based Simulation of Snitch Core
  148. DC-DC Buck converter in 65nm CMOS
  149. DMA Streaming Co-processor
  150. DaCe on Snitch
  151. Data Augmentation Techniques in Biosignal Classification
  152. Data Mapping for Unreliable Memories
  153. David J. Mack
  154. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  155. Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea
  156. Deep Convolutional Autoencoder for iEEG Signals
  157. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  158. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  159. Deep Learning Projects
  160. Deep Learning for Brain-Computer Interface
  161. Deep Unfolding of Iterative Optimization Algorithms
  162. Deep neural networks for seizure detection
  163. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  164. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  165. Design Review
  166. Design and Evaluation of a Small Size Avalanche Beacon
  167. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  168. Design and Implementation of Digital Spiking Neurons for Ultra-Low-Power In-Cluster Coprocessors
  169. Design and Implementation of a Convolutional Neural Network Accelerator ASIC
  170. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  171. Design and Implementation of a multi-mode multi-master I2C peripheral
  172. Design and Implementation of an Approximate Floating Point Unit
  173. Design and Implementation of ultra low power vision system
  174. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA
  175. Design and implementation of the front-end for a portable ionizing radiation detector
  176. Design of Charge-Pump PLL in 22nm for 5G communication applications
  177. Design of MEMs Sensor Interface
  178. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  179. Design of Scalable Event-driven Neural-Recording Digital Interface
  180. Design of State Retentive Flip-Flops
  181. Design of Streaming Data Platform for High-Speed ADC Data
  182. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  183. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  184. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  185. Design of a D-Band Variable Gain Amplifier for 6G Communication
  186. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  187. Design of a Fused Multiply Add Floating Point Unit
  188. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  189. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  190. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  191. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  192. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  193. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  194. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  195. Design of a VLIW processor architecture based on RISC-V
  196. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  197. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  198. Design of an LTE Module for the Internet of Things
  199. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  200. Design of combined Ultrasound and Electromyography systems
  201. Design of combined Ultrasound and PPG systems
  202. Design of low-offset dynamic comparators
  203. Design of low mismatch DAC used for VAD
  204. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  205. Design study of tunneling transistors based on a core/shell nanowire structures
  206. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  207. Designing a Power Management Unit for PULP SoCs
  208. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  209. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  210. Developing High Efficiency Batteries for Electric Cars
  211. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  212. Developing a small portable neutron detector for detecting smuggled nuclear material
  213. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)
  214. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  215. Development of a Rockfall Sensor Node
  216. Development of a fingertip blood pressure sensor
  217. Development of a syringe label reader for the neurocritical care unit
  218. Development of an efficient algorithm for quantum transport codes
  219. Development of an implantable Force sensor for orthopedic applications
  220. Development of statistics and contention monitoring unit for PULP
  221. Digital
  222. DigitalUltrasoundHead
  223. Digital Audio Interface for Smart Intensive Computing Triggering
  224. Digital Audio Processor for Cellular Applications
  225. Digital Beamforming for Ultrasound Imaging
  226. Digital Control of a DC/DC Buck Converter
  227. Digital Medical Ultrasound Imaging
  228. Digital Transmitter for Cellular IoT
  229. Digital Transmitter for Mobile Communications
  230. Digitally-Controlled Analog Subtractive Sound Synthesis
  231. EECIS
  232. EEG-based drowsiness detection
  233. EEG artifact detection for epilepsy monitoring
  234. EEG artifact detection with machine learning
  235. EEG earbud
  236. Edge Computing for Long-Term Wearable Biomedical Systems
  237. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  238. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  239. Efficient Implementation of an Active-Set QP Solver for FPGAs
  240. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  241. Efficient NB-IoT Uplink Design
  242. Efficient Search Design for Hyperdimensional Computing
  243. Efficient Synchronization of Manycore Systems (M/1S)
  244. Efficient TNN Inference on PULP Systems
  245. Efficient TNN compression
  246. Efficient collective communications in FlooNoC (1M)
  247. Electrically verifying a CMOS Multi-Modal Electrochemical, Impedance, and Optical Cellular Sensing Array for Massively Paralleled Exoelectrogen Screening
  248. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  249. Elliptic Curve Accelerator for zkSNARKs
  250. Embedded Artificial Intelligence:Systems And Applications
  251. Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams
  252. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  253. Embedded Systems and autonomous UAVs
  254. Enabling Efficient Systolic Execution on MemPool (M)
  255. Enabling Standalone Operation
  256. Enabling Standalone Operation for a Mobile Health Platform
  257. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  258. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  259. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  260. Energy Efficient AXI Interface to Serial Link Physical Layer
  261. Energy Efficient Autonomous UAVs
  262. Energy Efficient Circuits and IoT Systems Group
  263. Energy Efficient Serial Link
  264. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  265. Energy Efficient SoCs
  266. Energy Neutral Multi Sensors Wearable Device
  267. Engineering For Kids
  268. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  269. Enhancing our DMA Engine with Fault Tolerance
  270. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  271. EvaLTE: A 2G/3G/4G Cellular Transceiver FMC
  272. EvalEDGE: A 2G Cellular Transceiver FMC
  273. Evaluating An Ultra low Power Vision Node
  274. Evaluating SoA Post-Training Quantization Algorithms
  275. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  276. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  277. Evaluating the RiscV Architecture
  278. Event-Driven Computing
  279. Event-Driven Convolutional Neural Network Modular Accelerator
  280. Event-Driven Vision on an embedded platform
  281. Event-based navigation on autonomous nano-drones
  282. Every individual on the planet should have a real chance to obtain personalized medical therapy
  283. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  284. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  285. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  286. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  287. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  288. Exploring Algorithms for Early Seizure Detection
  289. Exploring NAS spaces with C-BRED
  290. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  291. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  292. Exploring schedules for incremental and annealing quantization algorithms
  293. Extend the RI5CY core with priviledge extensions
  294. Extended Verification for Ara
  295. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  296. Extending our FPU with Internal High-Precision Accumulation (M)
  297. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  298. Extending the RISCV backend of LLVM to support PULP Extensions
  299. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  300. Extreme-Edge Experience Replay for Keyword Spotting
  301. Eye movements
  302. Eye tracking
  303. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems
  304. FFT-based Convolutional Network Accelerator
  305. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  306. FPGA
  307. FPGA-Based Digital Frontend for 3G Receivers
  308. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  309. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  310. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  311. FPGA System Design for Computer Vision with Convolutional Neural Networks
  312. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  313. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  314. FPGA mapping of RPC DRAM
  315. Fabian Schuiki
  316. Fast Accelerator Context Switch for PULP
  317. Fast Simulation of Manycore Systems (1S)
  318. Fast Wakeup From Deep Sleep State
  319. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  320. Fault-Tolerant Floating-Point Units (M)
  321. Fault Tolerance
  322. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  323. Feature Extraction for Speech Recognition (1S)
  324. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment
  325. Federico Villani
  326. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  327. Final Presentation
  328. Final Report
  329. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  330. Finite Element Simulations of Transistors for Quantum Computing
  331. Finite element modeling of electrochemical random access memory
  332. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  333. Flexfloat DL Training Framework
  334. Flexible Electronic Systems and Embedded Epidermal Devices
  335. Flexible Front-End Circuit for Biomedical Data Acquisition
  336. Floating-Point Divide & Square Root Unit for Transprecision
  337. Forward error-correction ASIC using GRAND
  338. Frank K. Gürkaynak
  339. Freedom from Interference in Heterogeneous COTS SoCs
  340. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  341. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  342. GPT on the edge
  343. GRAND Hardware Implementation
  344. GSM Voice Capacity Evolution - VAMOS
  345. GUI-developement for an action-cam-based eye tracking device
  346. Glitches Reduce Listening Time of Your iPod
  347. Gomeza old project1
  348. Gomeza old project2
  349. Gomeza old project3
  350. Gomeza old project4
  351. Gomeza old project5
  352. Graph neural networks for epileptic seizure detection
  353. Guillaume Mocquard
  354. HERO: TLB Invalidation
  355. HW/SW Safety and Security
  356. Harald Kröll
  357. Hardware/software co-programming on the Parallella platform
  358. Hardware/software codesign neural decoding algorithm for “neural dust”
  359. Hardware Accelerated Derivative Pricing
  360. Hardware Acceleration
  361. Hardware Accelerator Integration into Embedded Linux
  362. Hardware Accelerator for Model Predictive Controller
  363. Hardware Accelerators for Lossless Quantized Deep Neural Networks
  364. Hardware Constrained Neural Architechture Search
  365. Hardware Exploration of Shared-Exponent MiniFloats (M)
  366. Hardware Support for IDE in Multicore Environment
  367. Heroino: Design of the next CORE-V Microcontroller
  368. Herschmi
  369. Heterogeneous SoCs
  370. High-Resolution, Calibrated Folding ADCs
  371. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  372. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  373. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  374. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  375. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  376. High-speed Scene Labeling on FPGA
  377. High-throughput Embedded System For Neurotechnology in collaboration with INI
  378. High Performance Cellular Receivers in Very Advanced CMOS
  379. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  380. High Performance SoCs
  381. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT
  382. High Speed FPGA Trigger Logic for Particle Physics Experiments
  383. High Throughput Turbo Decoder Design
  384. High performance continous-time Delta-Sigma ADC for biomedical applications
  385. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  386. High resolution, low power Sigma Delta ADC
  387. Huawei Research
  388. Human Intranet
  389. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  390. Hyper-Dimensional Computing Based Predictive Maintenance
  391. Hyper Meccano: Acceleration of Hyperdimensional Computing
  392. Hyperdimensional Computing
  393. Hypervisor Extension for Ariane (M)
  394. IBM A2O Core
  395. IBM Research
  396. IBM Research–Zurich
  397. IP-Based SoC Generation and Configuration (1-3S)
  398. IP-Based SoC Generation and Configuration (1-3S/B)
  399. ISA extensions in the Snitch Processor for Signal Processing (1M)
  400. ISA extensions in the Snitch Processor for Signal Processing (M)
  401. Ibex: Bit-Manipulation Extension
  402. Ibex: FPGA Optimizations
  403. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  404. IcySoC
  405. Image Sensor Interface and Pre-processing
  406. Image and Video Processing
  407. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  408. Implementation of a 2-D model for Li-ion batteries
  409. Implementation of a Cache Reliability Mechanism (1S/M)
  410. Implementation of a Coherent Application-Class Multicore System (1-2S)
  411. Implementation of a Heterogeneous System for Image Processing on an FPGA
  412. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  413. Implementation of a NB-IoT Positioning System
  414. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  415. Implementation of an AES Hardware Processing Engine (B/S)
  416. Implementation of an Accelerator for Retentive Networks (1-2S)
  417. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  418. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  419. Implementing A Low-Power Sensor Node Network
  420. Implementing Configurable Dual-Core Redundancy
  421. Implementing DSP Instructions in Banshee (1S)
  422. Implementing Hibernation on the ARM Cortex M0
  423. Improved Collision Avoidance for Nano-drones
  424. Improved Reacquisition for the 5G Cellular IoT
  425. Improved State Estimation on PULP-based Nano-UAVs
  426. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  427. Improving Resiliency of Hyperdimensional Computing
  428. Improving Scene Labeling with Hyperspectral Data
  429. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  430. Improving datarate and efficiency of ultra low power wearable ultrasound
  431. Improving our Smart Camera System
  432. In-ear EEG signal acquisition
  433. Indoor Positioning with Bluetooth
  434. Indoor Smart Tracking of Hospital instrumentation
  435. Inductive Charging Circuit for Implantable Devices
  436. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  437. Influence of the Initial Filament Geometry on the Forming Step in CBRAM
  438. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  439. Infrared Wake Up Radio
  440. Integrated Devices, Electronics, And Systems
  441. Integrated Information Processing
  442. Integrated silicon photonic structures
  443. Integrated silicon photonic structures-Lumiphase
  444. Integrating Hardware Accelerators into Snitch
  445. Integrating Hardware Accelerators into Snitch (1S)
  446. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  447. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  448. Integration Of A Smart Vision System
  449. Intelligent Power Management Unit (iPMU)
  450. Interfacing PULP with a Brain-Inspired Ultra-Low Power Spiking Cochlea
  451. Interference Cancellation for EC-GSM-IoT
  452. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  453. Interference Cancellation for the cellular Internet of Things
  454. Internet of Things Network Synchronizer
  455. Internet of Things SoC Characterization
  456. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  457. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  458. Investigation of Quantization Strategies for Retentive Networks (1S)
  459. Investigation of Redox Processes in CBRAM
  460. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  461. Investigation of the source starvation effect in III-V MOSFET
  462. IoT Turbo Decoder
  463. Jammer-Resilient Synchronization for Wireless Communications
  464. Jammer Mitigation Meets Machine Learning
  465. Karim Badawi
  466. Kinetic Energy Harvesting For Autonomous Smart Watches
  467. Knowledge Distillation for Embedded Machine Learning
  468. LAPACK/BLAS for FPGA
  469. LLVM and DaCe for Snitch (1-2S)
  470. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  471. LTE IoT Network Synchronization
  472. Learning Image Compression with Convolutional Networks
  473. Learning Image Decompression with Convolutional Networks
  474. Learning at the Edge with Hardware-Aware Algorithms
  475. Level Crossing ADC For a Many Channels Neural Recording Interface
  476. Libria
  477. LightProbe
  478. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  479. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  480. LightProbe - CNN-Based-Image-Reconstruction
  481. LightProbe - Design of a High-Speed Optical Link
  482. LightProbe - Frontend Firmware and Control Side Channel
  483. LightProbe - Implementation of compressed-sensing algorithms
  484. LightProbe - Thermal-Power aware on-head Beamforming
  485. LightProbe - Ultracompact Power Supply PCB
  486. LightProbe - WIFI extension (PCB)
  487. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  488. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  489. Low-Complexity MIMO Detection
  490. Low-Dropout Regulators for Magnetic Resonance Imaging
  491. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration
  492. Low-Power Time Synchronization for IoT Applications
  493. Low-Resolution 5G Beamforming Codebook Design
  494. Low-power Clock Generation Solutions for 65nm Technology
  495. Low-power Temperature-insensitive Timer
  496. Low-power chip-to-chip communication network
  497. Low-power time synchronization for IoT applications
  498. Low Latency Brain-Machine Interfaces
  499. Low Power Embedded Systems
  500. Low Power Embedded Systems and Wireless Sensors Networks

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)