Difference between revisions of "Category:Analog"
From iis-projects
(Created page with "Projects of the Analog Group ==Active Projects== These are the projects that are currently active <DynamicPageList> category = In progress category = Analog </DynamicPageList...") |
(Redirected page to Analog) |
||
(2 intermediate revisions by the same user not shown) | |||
Line 1: | Line 1: | ||
− | + | #REDIRECT [[Analog]] | |
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− |
Latest revision as of 13:41, 5 February 2015
Redirect to:
Pages in category "Analog"
The following 73 pages are in this category, out of 73 total.
A
- A mmWave Voltage-Controlled-Oscillator (VCO) for beyond 5G applications
- A Novel Constrained-Viterbi Algorithm with Linear Equalization and Grouping Assistance
- Analog building blocks for mmWave manipulation
- Analog Layout Engine
- Analysis and Design of Power Efficient RF/ mm-Wave LC-tank Oscillator in 28nm for 5G communication applications
B
C
D
- Data Mapping for Unreliable Memories
- DC-DC Buck converter in 65nm CMOS
- Design of a 25 Gbps SerDes for optical chip-to-chip communication
- Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
- Design of Charge-Pump PLL in 22nm for 5G communication applications
- Design of low-offset dynamic comparators
- Digital Control of a DC/DC Buck Converter
E
H
- Harald Kröll
- High Performance Cellular Receivers in Very Advanced CMOS
- High performance continous-time Delta-Sigma ADC for biomedical applications
- High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
- High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
- High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT
- High Throughput Turbo Decoder Design
- High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
- High-Resolution, Calibrated Folding ADCs
- High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
- High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
I
L
M
S
- Sandro Belfanti
- Soft-Output Viterbi Equalizer as part of Evolved EDGE baseband ASIC
- Stefan Lippuner
- Successive Approximation Register (SAR) ADC
- Successive Interference Cancellation for 3G Downlink
- User:Susman
- Switched Capacitor Based Bandgap-Reference
- Switched-capacitor power amplifier for IoT mobile communications: design of signal processing path