User:Yiczhang
From iis-projects
I received my M.Sc. in electronics at Nanyang Technological University in 2017. I have worked at MediaTek and Cadence and focused on the physical design of high-performance SoCs. Since August 2021, I am pursuing a Ph.D. in the Circuits and Systems group of Prof. Luca Benini
Research interests
My main research interests are:
- Energy Efficiency Physical Design
- Parallel Programming
- Vector Processing
- Manycore Architecture
I work on the parallel programming of 5G physical uplink shared channel algorithm and physical implementation of MemPool and TeraPool architecture, two manycore architectures that have respectively 256 and 1024 cores. I am also interested in vector processing architecture and SIMD programming. If you are interested in one of my projects or you would like to discuss my research, please feel free to contact me by e-mail or to pass by my office!
Contact
- Office: ETZ J76.2
- e-mail: yiczhang@iis.ee.ethz.ch
- www: Yichao Zhang (ETH page)
Projects
Available Projects
- Advanced Physical Design: Reinforcement Learning for Macro Placement and Mix-Placer (B/1-2S)
- Routing 1000s of wires in Network-on-Chips (1-2S/M)
- Vector-based Parallel Programming Optimization of Communication Algorithm (1-2S/B)