Oldest pages
From iis-projects
Showing below up to 50 results in range #281 to #330.
View (previous 50 | next 50) (20 | 50 | 100 | 250 | 500)
- Predictable Execution on GPU Caches (17:41, 19 June 2019)
- PREM Intervals and Loop Tiling (18:00, 19 June 2019)
- Compiler Profiling and Optimizing (18:20, 19 June 2019)
- Extending the RISCV backend of LLVM to support PULP Extensions (18:27, 19 June 2019)
- NAND Flash Open Research Platform (11:06, 11 July 2019)
- Minimal Cost RISC-V core (17:24, 21 August 2019)
- A Demonstrator of Non-Synchronized Hyperdimensional Body Area Networks (16:42, 27 August 2019)
- Influence of the Initial FilamentGeometry on the Forming Step in CBRAM (18:39, 3 September 2019)
- Influence of the Initial Filament Geometry on the Forming Step in CBRAM (15:34, 4 September 2019)
- Simulation of Negative Capacitance Ferroelectric Transistor (15:37, 4 September 2019)
- Computation of Phonon Bandstructure in III-V Nanostructures (15:37, 4 September 2019)
- Design study of tunneling transistors based on a core/shell nanowire structures (15:38, 4 September 2019)
- Investigation of the source starvation effect in III-V MOSFET (15:40, 4 September 2019)
- Implementation of a 2-D model for Li-ion batteries (15:41, 4 September 2019)
- Ab-initio Simulation of Strained Thermoelectric Materials (15:43, 4 September 2019)
- Simulation of Li-ion batteries and comparison with experimental data (15:43, 4 September 2019)
- Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs) (15:44, 4 September 2019)
- Interfacing PULP with a Brain-Inspired Ultra-Low Power Spiking Cochlea (18:36, 5 September 2019)
- Design of Scalable Event-driven Neural-Recording Digital Interface (18:40, 5 September 2019)
- Near-Memory Training of Neural Networks (09:17, 11 September 2019)
- Application Specific Frequency Synthesizers (Analog/Digital PLLs) (14:52, 25 September 2019)
- EECIS (15:18, 25 September 2019)
- Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea (16:33, 3 October 2019)
- AnalogInt (20:25, 25 October 2019)
- Cell Measurements for the 5G Internet of Things (11:55, 29 October 2019)
- Herschmi (15:03, 29 October 2019)
- Improving Resiliency of Hyperdimensional Computing (15:51, 29 October 2019)
- Toward Superposition of Brain-Computer Interface Models (15:52, 29 October 2019)
- Positioning for the cellular Internet of Things (13:14, 31 October 2019)
- Interference Cancellation for the cellular Internet of Things (13:15, 31 October 2019)
- Indoor Positioning with Bluetooth (12:12, 4 November 2019)
- Design of an LTE Module for the Internet of Things (14:20, 4 November 2019)
- Design of a VLIW processor architecture based on RISC-V (10:25, 5 November 2019)
- Design of a Fused Multiply Add Floating Point Unit (10:26, 5 November 2019)
- Audio Video Preprocessing In Parallel Ultra Low Power Platform (10:27, 5 November 2019)
- PULPonFPGA: Hardware L2 Cache (10:27, 5 November 2019)
- Image and Video Processing (10:29, 5 November 2019)
- DMA Streaming Co-processor (10:30, 5 November 2019)
- Developing a small portable neutron detector for detecting smuggled nuclear material (10:32, 5 November 2019)
- Accelerators for object detection and tracking (10:57, 5 November 2019)
- Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors (18:26, 5 November 2019)
- Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures (18:33, 5 November 2019)
- Ternary Weights Engine For Efficient Many Channels Spike Sorting Applications (10:05, 18 November 2019)
- HERO: TLB Invalidation (17:19, 18 November 2019)
- FPGA Testbed Implementation for Bluetooth Indoor Positioning (21:47, 18 November 2019)
- PULPonFPGA: Lightweight Virtual Memory Support - Software Cache (13:43, 29 November 2019)
- PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory (13:43, 29 November 2019)
- Exploring Algorithms for Early Seizure Detection (18:47, 6 January 2020)
- Toward hyperdimensional active perception: learning compressed sensorimotor control by demonstration (20:12, 9 February 2020)
- Pirmin Vogel (15:39, 3 March 2020)