Personal tools

Search results

From iis-projects

Jump to: navigation, search
  • ...rogramming languages to automatically generate parametrized cells (PCELLS) in Cadence. ===Status: In Progress ===
    2 KB (329 words) - 17:44, 21 December 2017
  • ===Status: In Progress === [[Category:In progress]]
    2 KB (319 words) - 17:43, 21 December 2017
  • ...fy some of the simulation results experimentally. An extension of the work in form of a master thesis or lab assistant is possible. : Interest in circuit simulation
    3 KB (355 words) - 12:07, 17 January 2014
  • ...mulations on the already obtained data. The student should have experience in computer programming (preferentially image processing or distributed comput ===Status: In Progress ===
    3 KB (472 words) - 12:12, 17 January 2014
  • ...project is a collaboration with MIT and a battery start-up company located in Cambridge, MA. You will carry out your work at the Integrated Systems Labor : Interest in 3D Modelling
    3 KB (389 words) - 12:28, 17 January 2014
  • ...e capacity of batteries is becoming a critical issue in our modern society in order to fully exploit the potential of renewable energies such as wind or : Interest in Device Modelling
    3 KB (362 words) - 15:43, 4 September 2019
  • ...e3, PbTe, or PbSe. If ZT>2 values are obtained, the work will be published in a journal paper. ===Status: In Progress ===
    3 KB (456 words) - 15:43, 4 September 2019
  • Standard 1-D simulation models, as popularized in the mid 90's, are computationally very efficient to fulfill this task, but ===Status: In Progress ===
    3 KB (431 words) - 15:41, 4 September 2019
  • ...and hash algorithms are two of the most important cryptographic primitives in security protocols. ...alists of the NIST SHA-3 hash competition, which presented its winner late in 2012.
    3 KB (434 words) - 12:01, 26 March 2015
  • In order to fulfill today’s high-throughput requirements in secure environments with data rates beyond 100 Gbit/s, so-called authentica ...e of operation (GCM-AES) represents a de-facto standard in the literature. In this project we investigate potential high-speed alternatives to GCM- AES b
    3 KB (392 words) - 12:25, 26 March 2015
  • ...9) renders content creation an increasingly difficult process, and results in higher transmission bandwith and storage requirements. Moreover, the number The ASIC developed in this project implements an image domain warping (IDW) based rendering stage
    4 KB (524 words) - 15:49, 13 May 2015
  • ...ll image patches around those interest points are extracted and normalized in size. Third, feature descriptors are calculated from those normalized patch ...nses are thresholded in order to yield a binary descriptor, which is small in size and can be matched very efficiently using the Hamming distance.
    3 KB (487 words) - 15:57, 13 May 2015
  • ...rithms were found to benefit strongly from parallel processing. Challenges in the design were parallel memory access to provide input for all multipliers ...RTL implementations of the two similar algorithms allowed for comparisons in terms of resource usage and performance. We could show which algorithm perf
    3 KB (389 words) - 18:56, 28 January 2014
  • ...from the Swiss Federal Institute of Technology Zurich (ETHZ), Switzerland, in 2013 and 2018, respectively. During his Ph.D. his research focus was on dig ...ombination of skills, expertise and vision. Since Nov 2019, Pirmin is back in the Integrated Systems Laboratory where he is working for lowRISC.
    1 KB (193 words) - 15:39, 3 March 2020
  • ...o access data from the image sensors. The main part of the project will be in designing the pre-processing stage which will perform a set of filtering an : Interest in video processing and machine learning
    3 KB (357 words) - 18:53, 6 December 2014
  • ...th popular synthesizers from Moog Music, Sequential, ARP Instruments, etc. In recent years, building such music synthesizers became accessible and afford ...oftware must be developed in order to control the synthesizer's parameters in real-time.
    5 KB (597 words) - 12:56, 4 December 2021
  • ...of the integrated circuit design using reliable transistors, particularly in Complementary Metal-Oxide-Semiconductor (CMOS) technology. However, semicon ...rch and data mining, lend themselves readily for such a design philosophy. In fact, all of which can tolerate inaccuracies to varying extents or can synt
    4 KB (568 words) - 12:48, 9 February 2015
  • ...ghting control can be made based on the light intensity and human presence in the monitored area sensed by light sensors and motion sensors. This approac ...e students. Measurements of the system will be performed from the students in order to evaluate power consumption reduction, reliability, functionality a
    3 KB (487 words) - 12:02, 27 January 2016
  • large optimization problems in real-time is difficult and sometimes even unfeasible. However, the mathemat ...r filtering in the spatial and temporal domain. These filters scale better in terms of computational complexity than the corresponding optimization probl
    3 KB (366 words) - 12:40, 1 June 2017
  • ...ical engineering and information technology from ETH Zürich, Switzerland, in 2011. Since then he is pursuing There are several projects currently available, which are listed in this section. Most of them can be adapted to a Masters or a Semester thesis
    2 KB (336 words) - 17:27, 1 November 2017
  • [[Category:In progress]]
    2 KB (225 words) - 14:58, 8 March 2014
  • ...dingten Sachzwängen (Timing, Latenz, Protokoll, Interface, Taktung, usw.) in einer elektronischen Schaltung steht diesem Bedürfnis im Wege. Ausgehend v [[Category:In progress]]
    2 KB (217 words) - 15:00, 8 March 2014
  • [[File:Power Optimization in Multipliers.jpg|thumb]] ...and to investigate various glitch reduction techniques for their efficency in reducing glitching power and suitability for incorporation into an automati
    2 KB (330 words) - 15:59, 14 September 2017
  • : Interest in high-performance mixed signal circuit design; : Background in hardware design and low-level sofware implementation (e.g. VHDL or assemble
    2 KB (307 words) - 20:06, 17 February 2015
  • : Interest in high-performance mixed signal circuit design : Experience in analog circuit design beneficial
    2 KB (251 words) - 20:06, 17 February 2015
  • ...very interesting opportunities to outperform even the best-trained humans; in fact you can see it as a step towards spectroscopic analysis of materials. ...YPERSPECTRAL%20SNAPSHOT%20MOSAIC%20IMAGER%2020150421.pdf pdf]] and adopted in first industrial computer vision cameras [[http://www.ximea.com/files/broch
    6 KB (941 words) - 11:29, 5 February 2016
  • Current interest in brain-inspired and neuromorphic computer architectures is enormous, due to ...u will integrate the complete accelerator inside the PULP platform (either in the simulation platform or the FPGA emulation platform).
    5 KB (784 words) - 14:50, 30 November 2016
  • These days, security breaches are omnipresent in our daily news thanks to the NSA and others. Therefore, new cryptographic a ...ikipedia.org/wiki/Advanced_Encryption_Standard AES]. If you are interested in working on hardware implementations of state-of-the-art security algorithms
    2 KB (317 words) - 13:13, 14 April 2016
  • ...th improved display, signal processing for, e.g., heart-beat rate read-out in an ECG is desirable. The software should further include a GUI for the conf ===Status: In Progress ===
    2 KB (278 words) - 16:57, 12 July 2022
  • ...ion model capable of capturing the distribution of the electron population in the source contact of III-V MOSFETs and of determining whether or not sourc : Interest in device modeling
    3 KB (331 words) - 15:40, 4 September 2019
  • ...mulator what happens if the GaAsSb/InP junction contains atomic roughness. In this case, momentum conservation is broken and L-valley electrons might eve : Interest in device modeling
    3 KB (377 words) - 15:44, 4 September 2019
  • ...could provide better performance than standard ones. The key idea consists in using a core/shell nanowire structure where the core and the shell have dif : Interest in device modeling
    3 KB (357 words) - 15:38, 4 September 2019
  • [[File:Computation of Phonon Bandstructure in III-V Nanostructures.png|280px|thumb]] ...ld's summation method in bulk structures, it is not clear how to handle it in nanostructures without too much increasing the computational burden.
    3 KB (363 words) - 15:37, 4 September 2019
  • ...ring ON-OFF switching processes. In FETs, the major difficulty to overcome in order to minimize their power consumption is the value of their inverse sub ===Status: In Progress ===
    3 KB (449 words) - 15:37, 4 September 2019
  • ...a large number of different metal/oxide pairs so that their applicability in CBRAM applications can be validated. ...developed an electrochemical model in COMSOL to simulate ON/OFF switching in CBRAM. So far, the model still depends on a number of free input parameters
    4 KB (488 words) - 17:12, 16 September 2021
  • ...umber of metal/oxide pairs and analyze them regarding their applicability in CBRAM applications ...group has developed a model in COMSOL to simulate ON/OFF switching in CBRAM. So far, the model depends on a number of free input parameters, amon
    3 KB (448 words) - 17:11, 16 September 2021
  • :Good knowledge in solid state physics and quantum mechanics ===Status: In Progress ===
    2 KB (284 words) - 17:10, 16 September 2021
  • physical effect available in integrated photonics circuits has been a scientific and internship project is placed in the heart of our R&D activities and covers topics related
    4 KB (608 words) - 13:58, 23 June 2021
  • ...ch means the high purity frequency carriers are required to be synthesized in the range from 15 GHz to even 60 GHz. ...lution (PLL), VCO is the key part of the whole frequency solution since it in general consumes 70% to even 80% of the full power budget of a PLL as well
    4 KB (518 words) - 16:07, 6 May 2019
  • In addition to the "pseudo-processor-controlled approach", the [[Category:In progress]]
    2 KB (326 words) - 12:26, 26 March 2015
  • [[File:Hardware support for IDE in multicore.jpg|thumb]] ===Status: In Progress ===
    2 KB (188 words) - 10:58, 27 March 2014
  • ...n receiver for 3G mobile communications standard, such as the ones present in any mobile phone, consist of many digital blocks which process the received ...s in the receiver, such as a DC-offset, have to be corrected. This is done in the Digital Frontend (DFE).
    2 KB (348 words) - 20:01, 26 September 2017
  • In an ASIC (Application Specific Integrated Circuit) project you will be worki ...nding on the project, your design may be sent for manufacturing to be used in future projects.
    1 KB (165 words) - 19:52, 10 February 2015
  • ...prototypes and/or testbeds used to simulate the behavior of large systems. In such a project you will ==Projects in Progress==
    1,020 bytes (132 words) - 19:50, 10 February 2015
  • : Interest in wireless communications : Knowledge in Matlab, C and/or VHDL is of advantage
    3 KB (449 words) - 12:12, 4 November 2019
  • ...s to a brute-force approach to combining this information. As a first step in your project, you will study ways to reduce the complexity on an algorithmi ===Status: In Progress ===
    3 KB (345 words) - 10:52, 5 April 2022
  • ...cessor design | previous semester thesis]]. We are already using this core in our [[:Category:PULP|multi-core projects]] and we continue to make improvem : SPI is used as a standard interface in many applications, especially in resource limited systems where the number of I/O pins are limited. We alrea
    4 KB (667 words) - 15:23, 23 December 2016
  • In the latest years model predictive controller has been successfully applied ...ion enabling the use of model predictive control in a real case scenario. In addition to that thermal evolution of multicore platforms are characterized
    3 KB (456 words) - 08:35, 20 January 2021
  • A detailed description of the algorithm can be found in the specification [http://competitions.cr.yp.to/round1/norxv1.pdf PDF]. ===Status: In Progress ===
    3 KB (423 words) - 11:13, 13 June 2014
  • ...n body, with both diagnostic and therapeutic applications. IIS is involved in a project developing a high-performance, portable 3D ultrasound platform. ...r elements, it is definitely the computationally most intensive operation. In order to allow for portable 3D ultrasound systems, new algorithms and hardw
    3 KB (423 words) - 11:23, 10 November 2017

View (previous 50 | next 50) (20 | 50 | 100 | 250 | 500)