User:Fischeti
From iis-projects
Contents
Tim Fischer
I received my Bachelor's degree in Information Technology and Electrical Engineering from Swiss Federal Institute of Technology Zurich (ETHZ), Switzerland in 2018 and my Master's degree in April 2020. After that, I started as a PhD Student in the digital circuits and systems group of Prof. Dr. L. Benini
Interests
My research focus is on deploying Machine Learning Workloads on High-Performance Computing systems. Specifically I am interested in HW/SW Co-design of DNN Training algorithms as well as low-precision floating point DNN training. I have also previously worked onML Hardware Accelerator for edge applications.
Contact Information
- Office: ETZ J 76.2
- e-mail: fischeti@iis.ee.ethz.ch
- phone: +41 44 632 59 12
- www: IIS Homepage
Available Projects
- Modeling FlooNoC in GVSoC (S/M)
- Scaleout Study on Interleaved Memory Transfers in Huge Manycore Systems with Multiple HBM Channels (M/1-3S)
- Routing 1000s of wires in Network-on-Chips (1-2S/M)
- Network-on-Chip for coherent and non-coherent traffic (M)
- Energy Efficient AXI Interface to Serial Link Physical Layer
Projects In Progress
- Modeling FlooNoC in GVSoC (S/M)
- Scaleout Study on Interleaved Memory Transfers in Huge Manycore Systems with Multiple HBM Channels (M/1-3S)
- Routing 1000s of wires in Network-on-Chips (1-2S/M)
- Network-on-Chip for coherent and non-coherent traffic (M)
- Energy Efficient AXI Interface to Serial Link Physical Layer
Completed Projects
- Network-off-Chip (M)
- MCU Bus and Memory Generator: implementation of a Highly Configurable bus and memory subsystem for a RISC-V based microcontroller.
- Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
- Flexfloat DL Training Framework
- A Unified Compute Kernel Library for Snitch (1-2S)