Difference between revisions of "User:Matheusd"
From iis-projects
(→Available Projects) |
|||
(2 intermediate revisions by the same user not shown) | |||
Line 1: | Line 1: | ||
== Matheus Cavalcante == | == Matheus Cavalcante == | ||
+ | |||
+ | [[File:Matheusd_face_1to1.png|thumb|200px|]] | ||
* '''e-mail''': [mailto:matheusd@iis.ee.ethz.ch matheusd@iis.ee.ethz.ch] | * '''e-mail''': [mailto:matheusd@iis.ee.ethz.ch matheusd@iis.ee.ethz.ch] | ||
[[Category:Digital]] | [[Category:Digital]] | ||
− | + | I received my M.Sc. in integrated electronic systems from the Grenoble INP (Phelma) in 2018. I am currently pursuing a Ph.D. degree under the Digital Circuits and Systems group of Prof. Luca Benini. | |
+ | |||
+ | My current research interests include: | ||
+ | |||
* Computer and System Architecture | * Computer and System Architecture | ||
− | * High Performance Computing | + | * High-Performance Computing |
* Vector Processing | * Vector Processing | ||
* Interconnection Networks | * Interconnection Networks | ||
Line 19: | Line 24: | ||
==Projects In Progress== | ==Projects In Progress== | ||
<DynamicPageList> | <DynamicPageList> | ||
+ | supresserrors = true | ||
category = In progress | category = In progress | ||
category = Matheusd | category = Matheusd |
Latest revision as of 14:16, 2 November 2020
Matheus Cavalcante
- e-mail: matheusd@iis.ee.ethz.ch
I received my M.Sc. in integrated electronic systems from the Grenoble INP (Phelma) in 2018. I am currently pursuing a Ph.D. degree under the Digital Circuits and Systems group of Prof. Luca Benini.
My current research interests include:
- Computer and System Architecture
- High-Performance Computing
- Vector Processing
- Interconnection Networks
Available Projects
- Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
- Fast Simulation of Manycore Systems (1S)
- Ibex: Tightly-Coupled Accelerators and ISA Extensions
Projects In Progress
No pages meet these criteria.
Completed Projects
- Spatz grows wings: Physical Implementation of a Vector-Powered Manycore System (2S)
- Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
- Transforming MemPool into a CGRA (M)
- Physical Implementation of Ara, PULP's Vector Machine (1-2S)
- Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)
- Manycore System on FPGA (M/S/G)
- PULP in space - Fault Tolerant PULP System for Critical Space Applications
- ISA extensions in the Snitch Processor for Signal Processing (M)
- MemPool on HERO (1S)
- Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
- Ara: Update PULP's Vector Processor with the recent RISC-V Vector Extension Development