Personal tools

Orphaned pages

From iis-projects

Jump to: navigation, search

The following pages are not linked from or transcluded into other pages in iis-projects.

Showing below up to 100 results in range #201 to #300.

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)

  1. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  2. Design of combined Ultrasound and Electromyography systems
  3. Design of combined Ultrasound and PPG systems
  4. Design of low-offset dynamic comparators
  5. Design of low mismatch DAC used for VAD
  6. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  7. Design study of tunneling transistors based on a core/shell nanowire structures
  8. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  9. Designing a Power Management Unit for PULP SoCs
  10. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  11. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  12. Developing High Efficiency Batteries for Electric Cars
  13. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  14. Developing a small portable neutron detector for detecting smuggled nuclear material
  15. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  16. Development of a Rockfall Sensor Node
  17. Development of a fingertip blood pressure sensor
  18. Development of a syringe label reader for the neurocritical care unit
  19. Development of an efficient algorithm for quantum transport codes
  20. Development of an implantable Force sensor for orthopedic applications
  21. Development of statistics and contention monitoring unit for PULP
  22. DigitalUltrasoundHead
  23. Digital Audio Interface for Smart Intensive Computing Triggering
  24. Digital Control of a DC/DC Buck Converter
  25. Digital Transmitter for Cellular IoT
  26. Digitally-Controlled Analog Subtractive Sound Synthesis
  27. EEG-based drowsiness detection
  28. EEG artifact detection for epilepsy monitoring
  29. EEG artifact detection with machine learning
  30. EEG earbud
  31. Edge Computing for Long-Term Wearable Biomedical Systems
  32. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  33. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  34. Efficient Implementation of an Active-Set QP Solver for FPGAs
  35. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  36. Efficient NB-IoT Uplink Design
  37. Efficient Search Design for Hyperdimensional Computing
  38. Efficient Synchronization of Manycore Systems (M/1S)
  39. Efficient TNN Inference on PULP Systems
  40. Efficient TNN compression
  41. Efficient collective communications in FlooNoC (1M)
  42. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  43. Elliptic Curve Accelerator for zkSNARKs
  44. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  45. Enabling Efficient Systolic Execution on MemPool (M)
  46. Enabling Standalone Operation
  47. Enabling Standalone Operation for a Mobile Health Platform
  48. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  49. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  50. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  51. Energy Efficient AXI Interface to Serial Link Physical Layer
  52. Energy Efficient Serial Link
  53. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  54. Energy Efficient SoCs
  55. Engineering For Kids
  56. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  57. Enhancing our DMA Engine with Fault Tolerance
  58. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  59. Evaluating An Ultra low Power Vision Node
  60. Evaluating SoA Post-Training Quantization Algorithms
  61. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  62. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  63. Evaluating the RiscV Architecture
  64. Event-Driven Convolutional Neural Network Modular Accelerator
  65. Event-Driven Vision on an embedded platform
  66. Event-based navigation on autonomous nano-drones
  67. Every individual on the planet should have a real chance to obtain personalized medical therapy
  68. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  69. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  70. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  71. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  72. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  73. Exploring Algorithms for Early Seizure Detection
  74. Exploring NAS spaces with C-BRED
  75. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  76. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  77. Exploring schedules for incremental and annealing quantization algorithms
  78. Extend the RI5CY core with priviledge extensions
  79. Extended Verification for Ara
  80. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  81. Extending our FPU with Internal High-Precision Accumulation (M)
  82. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  83. Extending the RISCV backend of LLVM to support PULP Extensions
  84. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  85. Extreme-Edge Experience Replay for Keyword Spotting
  86. FFT-based Convolutional Network Accelerator
  87. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  88. FPGA-Based Digital Frontend for 3G Receivers
  89. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  90. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  91. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  92. FPGA System Design for Computer Vision with Convolutional Neural Networks
  93. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  94. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  95. FPGA mapping of RPC DRAM
  96. Fast Accelerator Context Switch for PULP
  97. Fast Simulation of Manycore Systems (1S)
  98. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  99. Fault-Tolerant Floating-Point Units (M)
  100. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)