Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 100 results in range #251 to #350.

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)

  1. Design of combined Ultrasound and Electromyography systems
  2. Design of combined Ultrasound and PPG systems
  3. Design of low-offset dynamic comparators
  4. Design of low mismatch DAC used for VAD
  5. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  6. Design study of tunneling transistors based on a core/shell nanowire structures
  7. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  8. Designing a Power Management Unit for PULP SoCs
  9. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  10. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  11. Developing High Efficiency Batteries for Electric Cars
  12. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  13. Developing a small portable neutron detector for detecting smuggled nuclear material
  14. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)
  15. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  16. Development of a Rockfall Sensor Node
  17. Development of a fingertip blood pressure sensor
  18. Development of a syringe label reader for the neurocritical care unit
  19. Development of an efficient algorithm for quantum transport codes
  20. Development of an implantable Force sensor for orthopedic applications
  21. Development of statistics and contention monitoring unit for PULP
  22. Digital
  23. DigitalUltrasoundHead
  24. Digital Audio Interface for Smart Intensive Computing Triggering
  25. Digital Audio Processor for Cellular Applications
  26. Digital Beamforming for Ultrasound Imaging
  27. Digital Control of a DC/DC Buck Converter
  28. Digital Medical Ultrasound Imaging
  29. Digital Transmitter for Cellular IoT
  30. Digital Transmitter for Mobile Communications
  31. Digitally-Controlled Analog Subtractive Sound Synthesis
  32. EECIS
  33. EEG-based drowsiness detection
  34. EEG artifact detection for epilepsy monitoring
  35. EEG artifact detection with machine learning
  36. EEG earbud
  37. Edge Computing for Long-Term Wearable Biomedical Systems
  38. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  39. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  40. Efficient Implementation of an Active-Set QP Solver for FPGAs
  41. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  42. Efficient NB-IoT Uplink Design
  43. Efficient Search Design for Hyperdimensional Computing
  44. Efficient Synchronization of Manycore Systems (M/1S)
  45. Efficient TNN Inference on PULP Systems
  46. Efficient TNN compression
  47. Efficient collective communications in FlooNoC (1M)
  48. Electrically verifying a CMOS Multi-Modal Electrochemical, Impedance, and Optical Cellular Sensing Array for Massively Paralleled Exoelectrogen Screening
  49. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  50. Elliptic Curve Accelerator for zkSNARKs
  51. Embedded Artificial Intelligence:Systems And Applications
  52. Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams
  53. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  54. Embedded Systems and autonomous UAVs
  55. Enabling Efficient Systolic Execution on MemPool (M)
  56. Enabling Standalone Operation
  57. Enabling Standalone Operation for a Mobile Health Platform
  58. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  59. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  60. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  61. Energy Efficient AXI Interface to Serial Link Physical Layer
  62. Energy Efficient Autonomous UAVs
  63. Energy Efficient Circuits and IoT Systems Group
  64. Energy Efficient Serial Link
  65. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  66. Energy Efficient SoCs
  67. Energy Neutral Multi Sensors Wearable Device
  68. Engineering For Kids
  69. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  70. Enhancing our DMA Engine with Fault Tolerance
  71. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  72. EvaLTE: A 2G/3G/4G Cellular Transceiver FMC
  73. EvalEDGE: A 2G Cellular Transceiver FMC
  74. Evaluating An Ultra low Power Vision Node
  75. Evaluating SoA Post-Training Quantization Algorithms
  76. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  77. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  78. Evaluating the RiscV Architecture
  79. Event-Driven Computing
  80. Event-Driven Convolutional Neural Network Modular Accelerator
  81. Event-Driven Vision on an embedded platform
  82. Event-based navigation on autonomous nano-drones
  83. Every individual on the planet should have a real chance to obtain personalized medical therapy
  84. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  85. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  86. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  87. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  88. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  89. Exploring Algorithms for Early Seizure Detection
  90. Exploring NAS spaces with C-BRED
  91. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  92. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  93. Exploring schedules for incremental and annealing quantization algorithms
  94. Extend the RI5CY core with priviledge extensions
  95. Extended Verification for Ara
  96. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  97. Extending our FPU with Internal High-Precision Accumulation (M)
  98. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  99. Extending the RISCV backend of LLVM to support PULP Extensions
  100. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)