Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 50 results in range #321 to #370.

View (previous 50 | next 50) (20 | 50 | 100 | 250 | 500)

  1. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  2. EvaLTE: A 2G/3G/4G Cellular Transceiver FMC
  3. EvalEDGE: A 2G Cellular Transceiver FMC
  4. Evaluating An Ultra low Power Vision Node
  5. Evaluating SoA Post-Training Quantization Algorithms
  6. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  7. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  8. Evaluating the RiscV Architecture
  9. Event-Driven Computing
  10. Event-Driven Convolutional Neural Network Modular Accelerator
  11. Event-Driven Vision on an embedded platform
  12. Event-based navigation on autonomous nano-drones
  13. Every individual on the planet should have a real chance to obtain personalized medical therapy
  14. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  15. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  16. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  17. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  18. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  19. Exploring Algorithms for Early Seizure Detection
  20. Exploring NAS spaces with C-BRED
  21. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  22. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  23. Exploring schedules for incremental and annealing quantization algorithms
  24. Extend the RI5CY core with priviledge extensions
  25. Extended Verification for Ara
  26. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  27. Extending our FPU with Internal High-Precision Accumulation (M)
  28. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  29. Extending the HERO SDK to support asynchronous offloading (M/1-3S)
  30. Extending the RISCV backend of LLVM to support PULP Extensions
  31. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  32. Extreme-Edge Experience Replay for Keyword Spotting
  33. Eye movements
  34. Eye tracking
  35. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems
  36. FFT-based Convolutional Network Accelerator
  37. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  38. FPGA
  39. FPGA-Based Digital Frontend for 3G Receivers
  40. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  41. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  42. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  43. FPGA System Design for Computer Vision with Convolutional Neural Networks
  44. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  45. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  46. FPGA mapping of RPC DRAM
  47. Fabian Schuiki
  48. Fast Accelerator Context Switch for PULP
  49. Fast Simulation of Manycore Systems (1S)
  50. Fast Wakeup From Deep Sleep State

View (previous 50 | next 50) (20 | 50 | 100 | 250 | 500)