Personal tools

Orphaned pages

From iis-projects

Jump to: navigation, search

The following pages are not linked from or transcluded into other pages in iis-projects.

Showing below up to 226 results in range #501 to #726.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. On-Board Software for PULP on a Satellite
  2. On-Device Federated Continual Learning on Nano-Drone Swarms
  3. On-Device Learnable Embeddings for Acoustic Environments
  4. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks
  5. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA)
  6. On-chip clock synthesizer design and porting
  7. On - Device Continual Learning for Seizure Detection on GAP9
  8. Online Learning of User Features (1S)
  9. OpenRISC SoC for Sensor Applications
  10. Open Power-On Chip Controller Study and Integration
  11. Optimal System Duty Cycling
  12. Optimal System Duty Cycling for a Mobile Health Platform
  13. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)
  14. Optimizing the Pipeline in our Floating Point Architectures (1S)
  15. Optogenetics And Game Theory Applied To Small Side Bird Using Smart Sensing
  16. Outdoor Precision Object Tracking for Rockfall Experiments
  17. PREM Intervals and Loop Tiling
  18. PREM Runtime Scheduling Policies
  19. PREM on PULP
  20. PULP-Shield for Autonomous UAV
  21. PULP Freertos with LLVM
  22. PULP in space - Fault Tolerant PULP System for Critical Space Applications
  23. PULPonFPGA: Hardware L2 Cache
  24. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions
  25. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB
  26. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker
  27. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory
  28. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache
  29. PULP’s CLIC extensions for fast interrupt handling
  30. PVT Dynamic Adaptation in PULPv3
  31. Palm size chip NMR
  32. Passive Radar for UAV Detection using Machine Learning
  33. Passive and Self Sustaining Receivers For On and Intra Body Communication For Wearable Sensors Networks
  34. Peak-to-average power Reduction
  35. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs
  36. Phase-change memory devices for emerging computing paradigms
  37. Physical Implementation of Ara, PULP's Vector Machine (1-2S)
  38. Physical Implementation of ITA (2S)
  39. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)
  40. Physical Layer Implementation of HSPA+ 4G Mobile Transceiver
  41. Positioning for the cellular Internet of Things
  42. Power Optimization in Multipliers
  43. Power Saver Mode for Cellular Internet of Things Receivers
  44. Practical Reconfigurable Intelligent Surfaces (RIS)
  45. Prasadar
  46. Praxisgerechte Berechnung von Switching Noise in VLSI-Schaltungen
  47. Precise Ultra-low-power Timer
  48. Predict eye movement through brain activity
  49. Predictable Execution on GPU Caches
  50. Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring
  51. Pretraining Foundational Models for EEG Signal Analysis Using Open Source Large Scale Datasets
  52. Probabilistic training algorithms for quantized neural networks
  53. Probing the limits of fake-quantised neural networks
  54. Processing of 3D Micro-tomography data for Lithium Ion Batteries
  55. Pulse Oximetry Fachpraktikum
  56. Putting Together What Fits Together - GrÆStl
  57. Quantum Key Secured 100 Gbit/s Payload Encryption and its High-Speed Network Interfaces
  58. Quantum Transport Modeling of Interband Cascade Lasers (ICL)
  59. Quantum transport in 2D heterostructures
  60. RISC-V base ISA for ultra-low-area cores (2-3G)
  61. RISC-V based Implementation of Secure Ranging According to IEEE 802.15.4z UWB
  62. RVfplib
  63. Radio Signal Direction Detection For Smart Glasses For Augmented Reality Applications
  64. Real-Time ECG Contractions Classification
  65. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex
  66. Real-Time Implementation of Quantum State Identification using an FPGA
  67. Real-Time Motor-Imagery Classification Using Neuromorphic Processor
  68. Real-Time Optical Flow Using Neural Networks
  69. Real-Time Pedestrian Detection For Privacy Enhancement
  70. Real-time Linux on RISC-V
  71. Real-time View Synthesis using Image Domain Warping
  72. Real-time eye movement analysis on a tablet computer
  73. Realtime Gaze Tracking on Siracusa
  74. Receiver design for the DigRF 4G high speed serial link
  75. Reconfigurability of SHA-3 candidates
  76. Reconfigurable Fully-Unrolled 2D-FFT Core Generator for Multi-Antenna mmWave Communication
  77. RedCap-5G for IOT application on prototype taped-out silicon
  78. Reliability by Switching the Embedded ISA in Ibex (1-2S/B/1M)
  79. Resilient Brain-Inspired Hyperdimensional Computing Architectures
  80. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)
  81. Resource Partitioning of Caches
  82. Resource Partitioning of RPC DRAM
  83. Rethinking our Convolutional Network Accelerator Architecture
  84. Routing 1000s of wires in Network-on-Chips (1-2S/M)
  85. Running Rust on PULP
  86. Runtime partitioning of L1 memory in Mempool (M)
  87. SCMI Support for Power Controller Subsystem
  88. SHAre - An application Specific Instruction Set Processor for SHA-2/3
  89. SSR combined with FREP in LLVM/Clang
  90. Satellite Internet of Things
  91. Scaleout Study on Interleaved Memory Transfers in Huge Manycore Systems with Multiple HBM Channels (M/1-3S)
  92. Scan Chain Fault Injection in a PULP SoC (1S)
  93. Scattering Networks for Scene Labeling
  94. Securing Block Ciphers against SCA and SIFA
  95. Self-Learning Drones based on Neural Networks
  96. Self-Supervised User Positioning in Cell-Free Massive MIMO Systems
  97. Self Aware Epilepsy Monitoring
  98. Semi-Custom Digital VLSI for Processing-in-Memory
  99. Sensor Fusion for Rockfall Sensor Node
  100. Serverless Benchmarks on RISC-V (M)
  101. Shared Correlation Accelerator for an RF SoC
  102. Short Range Radars For Biomedical Application
  103. Signal-Processing and Data-Compression on Beaglebone Black used as embedded HPC-performance-monitoring device
  104. Signal Acquisition and Clock Offset Compensation for High-Rate Pulse UWB PHYs
  105. Signal to Noise Ratio Estimation for 3G standards
  106. Simulation of 2D artificial cilia metasurface in COMSOL
  107. Simulation of Li-ion batteries and comparison with experimental data
  108. Simulation of Negative Capacitance Ferroelectric Transistor
  109. Single-Bit-Synapse Spiking Neural System-on-Chip
  110. Skin Coupling Media Characterization For Fitness Tracker Applications (1 B/S)
  111. Skin coupling media characterization for fitnesstracker applications (1 B/S)
  112. SmartRing
  113. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 B/S)
  114. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 M 1-2B/S)
  115. Smart Googles for Visual In-Action Feedback in Ski Jumping (1 B/S)
  116. Smart Meters
  117. Smart Patch For Heath Care And Rehabilitation
  118. Smart Virtual Memory Sharing
  119. Smart Wearable System For Vital Sign Monitoring Exploiting On Board and Cloud Machine Learning
  120. Smart e-glasses for concealed recording of EEG signals
  121. Soft-Output Viterbi Equalizer as part of Evolved EDGE baseband ASIC
  122. Softmax for Transformers (M/1-2S)
  123. Software-Defined Paging in the Snitch Cluster (2-3S)
  124. Sound-Based Vehicle Classification and Counting (1-2S)
  125. Spatio-Temporal Video Filtering
  126. Spatz grows wings: Physical Implementation of a Vector-Powered Manycore System (2S)
  127. Spiking Neural Network for Autonomous Navigation
  128. Spiking Neural Network for Motor Function Decoding Based on Neural Dust
  129. Stand-Alone Edge Computing with GAP8
  130. Standard Cell Compatible Memory Array Design
  131. State-Saving @ NXP
  132. StoneEDGE: An EC-GSM-IoT and Evolved EDGE PHY ASIC
  133. Streaming Layer Normalization in ITA (M/1-2S)
  134. Students' Interanational Competitions: F1(AMZ), Swissloop, Educational Rockets
  135. Study and Development of Intelligent Capability for Small-Size UAVs
  136. Sub-Noise Floor Channel Tracking
  137. Sub Noise Floor Channel Estimation for the Cellular Internet of Things
  138. Subject specific embeddings for transfer learning in brain-computer interfaces
  139. Successive Approximation Register (SAR) ADC
  140. Successive Interference Cancellation for 3G Downlink
  141. Switched-capacitor power amplifier for IoT mobile communications: design of signal processing path
  142. Switched Capacitor Based Bandgap-Reference
  143. Synchronization and Power Control Concepts for 3GPP TD-SCDMA
  144. SystemVerilog formatter for our LowRISC-based guidelines (2-3G)
  145. System Emulation for AR and VR devices
  146. TCNs vs. LSTMs for Embedded Platforms
  147. Taping a Safer Silicon Implementation of Snitch (M/2-3S)
  148. Tbenz
  149. Telecommunications
  150. Template
  151. Ternary Neural Networks for Face Recognition
  152. Ternary Weights Engine For Efficient Many Channels Spike Sorting Applications
  153. Test page
  154. Test project
  155. Testbed Design for Self-sustainable IoT Sensors
  156. Thermal Control of Mobile Devices
  157. Through Wall Radar Imaging using Machine Learning
  158. Time Gain Compensation for Ultrasound Imaging
  159. Time Synchronization for 3G Mobile Communications
  160. Timing Channel Mitigations for RISC-V Cores
  161. Toward Superposition of Brain-Computer Interface Models
  162. Toward hyperdimensional active perception: learning compressed sensorimotor control by demonstration
  163. Towards Autonomous Navigation for Nano-Blimps
  164. Towards Flexible and Printable Wearables
  165. Towards Formal Verification of the iDMA Engine (1-3S/B)
  166. Towards Self-Sustainable Unmanned Aerial Vehicles
  167. Towards The Integration of E-skin into Prosthetic Devices
  168. Towards a High-performance Open-source Verification Suite for AXI-based Systems (M/1-3S/B)
  169. Towards a Technology-independent and Synthesizable AXI4 Performance Monitoring and Throttling Unit (1-2S)
  170. Towards global Brain-Computer Interfaces
  171. Towards the Ariane Desktop: Display Output for Ariane on FPGA under Linux (S/B/G)
  172. Trace Debugger for custom RISC-V Core
  173. Training and Deploying Next-Generation Quantized Neural Networks on Microcontrollers
  174. Transformer Deployment on Heterogeneous Many-Core Systems
  175. Transforming MemPool into a CGRA (M)
  176. Triple-Core PULPissimo
  177. Turbo Decoder Design for High Code Rates
  178. Turbo Equalization for Cellular IoT
  179. Ultra-High-Efficiency Power Supply Management for Ultra-Low-Power Systems on Chip
  180. Ultra-low power sampling front-end for acquisition of physiological signals
  181. Ultra-low power transceiver for implantable devices
  182. Ultra-wideband Concurrent Ranging
  183. Ultra Low-Power Oscillator
  184. Ultra Low Power Conversion Circuit For Batteryless Applications
  185. Ultra Low Power Wake Up Radio for Wireless Sensor Network
  186. Ultra low power wearable ultrasound probe
  187. Ultrafast Medical Ultrasound imaging on a GPU
  188. Ultrasound-EMG combined hand gesture recognition
  189. Ultrasound Doppler system development
  190. Ultrasound High Speed Microbubble Tracking
  191. Ultrasound Low power WiFi with IMX7
  192. Ultrasound based hand gesture recognition
  193. Ultrasound image data recycler
  194. Ultrasound measurement of microbubble stiffness for in situ detection of protease activity in clinical settings
  195. Ultrasound signal processing acceleration with CUDA
  196. Unconventional phase change memory device concepts for in-memory and neuromorphic computin
  197. Using Motion Sensors to Support Indoor Localization
  198. VLSI Design of an Asynchronous LDPC Decoder
  199. VLSI Implementation Polar Decoder using High Level Synthesis
  200. VLSI Implementation of a Systolic Array for LMMSE Detection in mmWave Massive MIMO-OFDM
  201. Variability Tolerant Ultra Low Power Cluster
  202. Vector-based Manycore HPC Cluster Exploration for 5G Communication Algorithm (1-2M)
  203. Vector-based Parallel Programming Optimization of Communication Algorithm (1-2S/B)
  204. Vector Processor for In-Memory Computing
  205. Versatile HW SW Digital PHY for inter chip communication
  206. Virtual Memory Ara
  207. Visualization of Neural Architecture Search Spaces
  208. Visualizing Functional Microbubbles using Ultrasound Imaging
  209. Wake Up Radio For Energy Efficient Communication System and IC Design
  210. Watchdog Timer for PULP
  211. Waterflow Monitoring with Doppler Ultrasound (1S)
  212. Weak-strong massive MIMO communication with low-resolution ADCs
  213. Wearable Smart Camera With Deep Learning Algorithms For Automatic Detecion
  214. Wearable Ultrasound for Artery monitoring
  215. Wearables for Sports and Life Enhancement
  216. Wearables in Fashion
  217. Weekly Reports
  218. Wiederverwendung (reuse) ganzer Funktionsblöcke beim VLSI-Entwurf
  219. Wireless Biomedical Signal Acquisition Device
  220. Wireless EEG Acquisition and Processing
  221. Wireless In Action Data Streaming in Ski Jumping (1 B/S)
  222. Wireless Sensing With Long Range Comminication (LoRa)
  223. Writing a Hero runtime for EPAC (1-3S/B)
  224. XNORLAX: Fused XNOR-LATCH Custom-Standard-Cell-Based Processing-in-Memory
  225. Zephyr RTOS on PULP
  226. Zero Power Touch Sensor and Reciever For Body Communication

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)