Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 250 results in range #501 to #750.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. Interference Cancellation for EC-GSM-IoT
  2. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  3. Interference Cancellation for the cellular Internet of Things
  4. Internet of Things Network Synchronizer
  5. Internet of Things SoC Characterization
  6. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  7. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  8. Investigation of Quantization Strategies for Retentive Networks (1S)
  9. Investigation of Redox Processes in CBRAM
  10. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  11. Investigation of the source starvation effect in III-V MOSFET
  12. IoT Turbo Decoder
  13. Jammer-Resilient Synchronization for Wireless Communications
  14. Jammer Mitigation Meets Machine Learning
  15. Karim Badawi
  16. Kinetic Energy Harvesting For Autonomous Smart Watches
  17. Knowledge Distillation for Embedded Machine Learning
  18. LAPACK/BLAS for FPGA
  19. LLVM and DaCe for Snitch (1-2S)
  20. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  21. LTE IoT Network Synchronization
  22. Learning Image Compression with Convolutional Networks
  23. Learning Image Decompression with Convolutional Networks
  24. Learning at the Edge with Hardware-Aware Algorithms
  25. Level Crossing ADC For a Many Channels Neural Recording Interface
  26. Libria
  27. LightProbe
  28. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  29. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  30. LightProbe - CNN-Based-Image-Reconstruction
  31. LightProbe - Design of a High-Speed Optical Link
  32. LightProbe - Frontend Firmware and Control Side Channel
  33. LightProbe - Implementation of compressed-sensing algorithms
  34. LightProbe - Thermal-Power aware on-head Beamforming
  35. LightProbe - Ultracompact Power Supply PCB
  36. LightProbe - WIFI extension (PCB)
  37. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  38. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  39. Low-Complexity MIMO Detection
  40. Low-Dropout Regulators for Magnetic Resonance Imaging
  41. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration
  42. Low-Power Environmental Sensing
  43. Low-Power Time Synchronization for IoT Applications
  44. Low-Resolution 5G Beamforming Codebook Design
  45. Low-power Clock Generation Solutions for 65nm Technology
  46. Low-power Temperature-insensitive Timer
  47. Low-power chip-to-chip communication network
  48. Low-power time synchronization for IoT applications
  49. Low Latency Brain-Machine Interfaces
  50. Low Power Embedded Systems
  51. Low Power Embedded Systems and Wireless Sensors Networks
  52. Low Power Geolocalization And Indoor Localization
  53. Low Power Neural Network For Multi Sensors Wearable Devices
  54. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor
  55. Low Precision Ara for ML
  56. Low Resolution Neural Networks
  57. MCU Bus and Memory Generator: implementation of a Highly Configurable bus and memory subsystem for a RISC-V based microcontroller.
  58. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)
  59. Machine Learning Assisted Direct Synthesis of Passive Networks
  60. Machine Learning for extracting Muscle features from Ultrasound raw data
  61. Machine Learning for extracting Muscle features using Ultrasound
  62. Machine Learning for extracting Muscle features using Ultrasound 2
  63. Machine Learning on Ultrasound Images
  64. Main Page
  65. Make Cellular Internet of Things Receivers Smart
  66. Manycore System on FPGA (M/S/G)
  67. Mapping Networks on Reconfigurable Binary Engine Accelerator
  68. Marco Bertuletti
  69. MatPHY: An Open-Source Physical Layer Development Framework
  70. Matheus Cavalcante
  71. Matteo Perotti
  72. Matthias Korb
  73. Mattia
  74. Mauro Salomon
  75. MemPool on HERO
  76. MemPool on HERO (1S)
  77. Memory Augmented Neural Networks in Brain-Computer Interfaces
  78. Michael Muehlberghuber
  79. Michael Rogenmoser
  80. Minimal Cost RISC-V core
  81. Minimum Variance Beamforming for Wearable Ultrasound Probes
  82. Mixed-Precision Neural Networks for Brain-Computer Interface Applications
  83. Mixed-Signal Circuit Design
  84. Mixed Signal IC Design
  85. Modeling FlooNoC in GVSoC (S/M)
  86. Modeling High Bandwidth Memory for Rapid Design Space Exploration (1-3S/B)
  87. Modular Distributed Data Collection Platform
  88. Modular Frequency-Modulation (FM) Music Synthesizer
  89. Molecular Binding Kinetics Modelling of NO2 on Graphene/hBN Heterostructure
  90. Monocular Vision-based Object Following on Nano-size Robotic Blimp
  91. Moritz Schneider
  92. Multi-Band Receiver Design for LTE Mobile Communication
  93. Multi-Modal Environmental Sensing With GAP9 (1-2S)
  94. Multi issue OoO Ariane Backend (M)
  95. Multisensory system for performance analysis in ski jumping (M/1-2S/B)
  96. Multiuser Equalization and Detection for 3GPP TD-SCDMA
  97. NAND Flash Open Research Platform
  98. NORX - an AEAD algorithm for the CAESAR competition
  99. NVDLA meets PULP
  100. Nanoelectrode array biosensors - programmable non-overlapping clocks generator project
  101. Nanoscale Hybrid III-V Plasmonic Laser for Low-Power Photonic ICs
  102. Near-Memory Training of Neural Networks
  103. Near-Optimal Reduced-Complexity Sequence Detectors for TD-HSPA
  104. Network-off-Chip (M)
  105. Network-on-Chip for coherent and non-coherent traffic (M)
  106. Neural Architecture Search using Reinforcement Learning and Search Space Reduction
  107. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications
  108. Neural Networks Framwork for Embedded Plattforms
  109. Neural Processing
  110. Neural Recording Interface and Signal Processing
  111. Neural Recording Interface and Spike Sorting Algorithm
  112. NeuroSoC RISC-V Component (M/1-2S)
  113. Neuromorphic Intelligence In An Embedded System in Collaboration with AiCTX
  114. New RVV 1.0 Vector Instructions for Ara
  115. Next-Gen Ultrasound Imaging Systems (Industry Student Projects & PhD Opportunity)
  116. NextGenChannelDec
  117. Next Generation Channel Decoder
  118. Next Generation Synchronization Signals
  119. Nils Wistoff
  120. Noise Figure Measurement for Cryogenic System
  121. Non-binary LDPC Decoder for Deep-Space Optical Communications
  122. Non-blocking Algorithms in Real-Time Operating Systems
  123. Norbert Felber
  124. Novel Metastability Mitigation Technique
  125. Novel Methods for Jammer Mitigation
  126. OTDOA Positioning for LTE Cat-M
  127. Object Detection and Tracking on the Edge
  128. On-Board Software for PULP on a Satellite
  129. On-Device Federated Continual Learning on Nano-Drone Swarms
  130. On-Device Learnable Embeddings for Acoustic Environments
  131. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks
  132. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA)
  133. On-chip clock synthesizer design and porting
  134. On - Device Continual Learning for Seizure Detection on GAP9
  135. Online Learning of User Features (1S)
  136. OpenRISC SoC for Sensor Applications
  137. Open Power-On Chip Controller Study and Integration
  138. Open Source Baseband Firmware for 2G Cellular Networks
  139. Optimal System Duty Cycling
  140. Optimal System Duty Cycling for a Mobile Health Platform
  141. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)
  142. Optimizing the Pipeline in our Floating Point Architectures (1S)
  143. Optogenetics And Game Theory Applied To Small Side Bird Using Smart Sensing
  144. Ottocore: A Minimal RISC-V Core Designed for Teaching (B/2G)
  145. Outdoor Precision Object Tracking for Rockfall Experiments
  146. PREM Intervals and Loop Tiling
  147. PREM Runtime Scheduling Policies
  148. PREM on PULP
  149. PULP
  150. PULP-Shield for Autonomous UAV
  151. PULP Freertos with LLVM
  152. PULP in space - Fault Tolerant PULP System for Critical Space Applications
  153. PULPonFPGA: Hardware L2 Cache
  154. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions
  155. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB
  156. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker
  157. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory
  158. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache
  159. PULP’s CLIC extensions for fast interrupt handling
  160. PVT Dynamic Adaptation in PULPv3
  161. Palm size chip NMR
  162. Pascal Hager
  163. Passive Radar for UAV Detection using Machine Learning
  164. Passive and Self Sustaining Receivers For On and Intra Body Communication For Wearable Sensors Networks
  165. Peak-to-average power Reduction
  166. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs
  167. Phase-change memory devices for emerging computing paradigms
  168. Philipp Schönle
  169. Physical Implementation of Ara, PULP's Vector Machine (1-2S)
  170. Physical Implementation of ITA (2S)
  171. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)
  172. Physical Layer Implementation of HSPA+ 4G Mobile Transceiver
  173. Physics is looking for PULP
  174. Pirmin Vogel
  175. Positioning for the cellular Internet of Things
  176. Positioning with Wireless Signals
  177. Power Optimization in Multipliers
  178. Power Saver Mode for Cellular Internet of Things Receivers
  179. Practical Reconfigurable Intelligent Surfaces (RIS)
  180. Prasadar
  181. Praxisgerechte Berechnung von Switching Noise in VLSI-Schaltungen
  182. Precise Ultra-low-power Timer
  183. Predict eye movement through brain activity
  184. Predictable Execution
  185. Predictable Execution on GPU Caches
  186. Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring
  187. Pretraining Foundational Models for EEG Signal Analysis Using Open Source Large Scale Datasets
  188. Probabilistic training algorithms for quantized neural networks
  189. Probing the limits of fake-quantised neural networks
  190. Processing of 3D Micro-tomography data for Lithium Ion Batteries
  191. Project Meetings
  192. Project Plan
  193. Pulse Oximetry Fachpraktikum
  194. Putting Together What Fits Together - GrÆStl
  195. Quantum Key Secured 100 Gbit/s Payload Encryption and its High-Speed Network Interfaces
  196. Quantum Transport Modeling of Interband Cascade Lasers (ICL)
  197. Quantum transport in 2D heterostructures
  198. RISC-V base ISA for ultra-low-area cores (2-3G)
  199. RISC-V based Implementation of Secure Ranging According to IEEE 802.15.4z UWB
  200. RVfplib
  201. Radiation Testing of a PULP ASIC
  202. Radio Signal Direction Detection For Smart Glasses For Augmented Reality Applications
  203. RazorEDGE: An Evolved EDGE DBB ASIC
  204. Reading The GSM Beacon Carrier with OsmocomBB and stoneEDGE
  205. Real-Time ECG Contractions Classification
  206. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex
  207. Real-Time Embedded Systems
  208. Real-Time Implementation of Quantum State Identification using an FPGA
  209. Real-Time Motor-Imagery Classification Using Neuromorphic Processor
  210. Real-Time Optical Flow Using Neural Networks
  211. Real-Time Optimization
  212. Real-Time Pedestrian Detection For Privacy Enhancement
  213. Real-Time Stereo to Multiview Conversion
  214. Real-time Linux on RISC-V
  215. Real-time View Synthesis using Image Domain Warping
  216. Real-time eye movement analysis on a tablet computer
  217. Realtime Gaze Tracking on Siracusa
  218. Receiver design for the DigRF 4G high speed serial link
  219. Reconfigurability of SHA-3 candidates
  220. Reconfigurable Fully-Unrolled 2D-FFT Core Generator for Multi-Antenna mmWave Communication
  221. RedCap-5G for IOT application on prototype taped-out silicon
  222. Reliability by Switching the Embedded ISA in Ibex (1-2S/B/1M)
  223. Research
  224. Resilient Brain-Inspired Hyperdimensional Computing Architectures
  225. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)
  226. Resource Partitioning of Caches
  227. Resource Partitioning of RPC DRAM
  228. Rethinking our Convolutional Network Accelerator Architecture
  229. Robert Balas
  230. Routing 1000s of wires in Network-on-Chips (1-2S/M)
  231. Running Rust on PULP
  232. Runtime partitioning of L1 memory in Mempool (M)
  233. SCMI Support for Power Controller Subsystem
  234. SHAre - An application Specific Instruction Set Processor for SHA-2/3
  235. SSR combined with FREP in LLVM/Clang
  236. SW/HW Predictability and Security
  237. Sandro Belfanti
  238. Satellite Internet of Things
  239. Scalable Heterogeneous L1 Memory Interconnect for Smart Accelerator Coupling in Ultra-Low Power Multicores
  240. Scaleout Study on Interleaved Memory Transfers in Huge Manycore Systems with Multiple HBM Channels (M/1-3S)
  241. Scan Chain Fault Injection in a PULP SoC (1S)
  242. Scattering Networks for Scene Labeling
  243. Securing Block Ciphers against SCA and SIFA
  244. Self-Learning Drones based on Neural Networks
  245. Self-Supervised User Positioning in Cell-Free Massive MIMO Systems
  246. Self Aware Epilepsy Monitoring
  247. Semi-Custom Digital VLSI for Processing-in-Memory
  248. Sensor Fusion for Rockfall Sensor Node
  249. Serverless Benchmarks on RISC-V (M)
  250. Shared Correlation Accelerator for an RF SoC

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)