Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 250 results in range #251 to #500.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. Design of combined Ultrasound and Electromyography systems
  2. Design of combined Ultrasound and PPG systems
  3. Design of low-offset dynamic comparators
  4. Design of low mismatch DAC used for VAD
  5. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  6. Design study of tunneling transistors based on a core/shell nanowire structures
  7. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  8. Designing a Power Management Unit for PULP SoCs
  9. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  10. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  11. Developing High Efficiency Batteries for Electric Cars
  12. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  13. Developing a small portable neutron detector for detecting smuggled nuclear material
  14. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)
  15. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  16. Development of a Rockfall Sensor Node
  17. Development of a fingertip blood pressure sensor
  18. Development of a syringe label reader for the neurocritical care unit
  19. Development of an efficient algorithm for quantum transport codes
  20. Development of an implantable Force sensor for orthopedic applications
  21. Development of statistics and contention monitoring unit for PULP
  22. Digital
  23. DigitalUltrasoundHead
  24. Digital Audio Interface for Smart Intensive Computing Triggering
  25. Digital Audio Processor for Cellular Applications
  26. Digital Beamforming for Ultrasound Imaging
  27. Digital Control of a DC/DC Buck Converter
  28. Digital Medical Ultrasound Imaging
  29. Digital Transmitter for Cellular IoT
  30. Digital Transmitter for Mobile Communications
  31. Digitally-Controlled Analog Subtractive Sound Synthesis
  32. EECIS
  33. EEG-based drowsiness detection
  34. EEG artifact detection for epilepsy monitoring
  35. EEG artifact detection with machine learning
  36. EEG earbud
  37. Edge Computing for Long-Term Wearable Biomedical Systems
  38. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  39. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  40. Efficient Implementation of an Active-Set QP Solver for FPGAs
  41. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  42. Efficient NB-IoT Uplink Design
  43. Efficient Search Design for Hyperdimensional Computing
  44. Efficient Synchronization of Manycore Systems (M/1S)
  45. Efficient TNN Inference on PULP Systems
  46. Efficient TNN compression
  47. Efficient collective communications in FlooNoC (1M)
  48. Electrically verifying a CMOS Multi-Modal Electrochemical, Impedance, and Optical Cellular Sensing Array for Massively Paralleled Exoelectrogen Screening
  49. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  50. Elliptic Curve Accelerator for zkSNARKs
  51. Embedded Artificial Intelligence:Systems And Applications
  52. Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams
  53. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  54. Embedded Systems and autonomous UAVs
  55. Enabling Efficient Systolic Execution on MemPool (M)
  56. Enabling Standalone Operation
  57. Enabling Standalone Operation for a Mobile Health Platform
  58. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  59. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  60. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  61. Energy Efficient AXI Interface to Serial Link Physical Layer
  62. Energy Efficient Autonomous UAVs
  63. Energy Efficient Circuits and IoT Systems Group
  64. Energy Efficient Serial Link
  65. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  66. Energy Efficient SoCs
  67. Energy Neutral Multi Sensors Wearable Device
  68. Engineering For Kids
  69. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  70. Enhancing our DMA Engine with Fault Tolerance
  71. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  72. EvaLTE: A 2G/3G/4G Cellular Transceiver FMC
  73. EvalEDGE: A 2G Cellular Transceiver FMC
  74. Evaluating An Ultra low Power Vision Node
  75. Evaluating SoA Post-Training Quantization Algorithms
  76. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  77. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  78. Evaluating the RiscV Architecture
  79. Event-Driven Computing
  80. Event-Driven Convolutional Neural Network Modular Accelerator
  81. Event-Driven Vision on an embedded platform
  82. Event-based navigation on autonomous nano-drones
  83. Every individual on the planet should have a real chance to obtain personalized medical therapy
  84. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  85. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  86. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  87. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  88. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  89. Exploring Algorithms for Early Seizure Detection
  90. Exploring NAS spaces with C-BRED
  91. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  92. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  93. Exploring schedules for incremental and annealing quantization algorithms
  94. Extend the RI5CY core with priviledge extensions
  95. Extended Verification for Ara
  96. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  97. Extending our FPU with Internal High-Precision Accumulation (M)
  98. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  99. Extending the HERO SDK to support asynchronous offloading (M/1-3S)
  100. Extending the RISCV backend of LLVM to support PULP Extensions
  101. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  102. Extreme-Edge Experience Replay for Keyword Spotting
  103. Eye movements
  104. Eye tracking
  105. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems
  106. FFT-based Convolutional Network Accelerator
  107. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  108. FPGA
  109. FPGA-Based Digital Frontend for 3G Receivers
  110. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  111. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  112. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  113. FPGA System Design for Computer Vision with Convolutional Neural Networks
  114. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  115. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  116. FPGA mapping of RPC DRAM
  117. Fabian Schuiki
  118. Fast Accelerator Context Switch for PULP
  119. Fast Simulation of Manycore Systems (1S)
  120. Fast Wakeup From Deep Sleep State
  121. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  122. Fault-Tolerant Floating-Point Units (M)
  123. Fault Tolerance
  124. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  125. Feature Extraction for Speech Recognition (1S)
  126. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment
  127. Federico Villani
  128. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  129. Final Presentation
  130. Final Report
  131. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  132. Finite Element Simulations of Transistors for Quantum Computing
  133. Finite element modeling of electrochemical random access memory
  134. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  135. Flexfloat DL Training Framework
  136. Flexible Electronic Systems and Embedded Epidermal Devices
  137. Flexible Front-End Circuit for Biomedical Data Acquisition
  138. Floating-Point Divide & Square Root Unit for Transprecision
  139. Forward error-correction ASIC using GRAND
  140. Frank K. Gürkaynak
  141. Freedom from Interference in Heterogeneous COTS SoCs
  142. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  143. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  144. GPT on the edge
  145. GRAND Hardware Implementation
  146. GSM Voice Capacity Evolution - VAMOS
  147. GUI-developement for an action-cam-based eye tracking device
  148. Glitches Reduce Listening Time of Your iPod
  149. Gomeza old project1
  150. Gomeza old project2
  151. Gomeza old project3
  152. Gomeza old project4
  153. Gomeza old project5
  154. Graph neural networks for epileptic seizure detection
  155. Guillaume Mocquard
  156. HERO: TLB Invalidation
  157. HW/SW Safety and Security
  158. Harald Kröll
  159. Hardware/software co-programming on the Parallella platform
  160. Hardware/software codesign neural decoding algorithm for “neural dust”
  161. Hardware Accelerated Derivative Pricing
  162. Hardware Acceleration
  163. Hardware Accelerator Integration into Embedded Linux
  164. Hardware Accelerator for Model Predictive Controller
  165. Hardware Accelerators for Lossless Quantized Deep Neural Networks
  166. Hardware Constrained Neural Architechture Search
  167. Hardware Exploration of Shared-Exponent MiniFloats (M)
  168. Hardware Support for IDE in Multicore Environment
  169. Heroino: Design of the next CORE-V Microcontroller
  170. Herschmi
  171. Heterogeneous SoCs
  172. High-Resolution, Calibrated Folding ADCs
  173. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  174. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  175. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  176. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  177. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  178. High-speed Scene Labeling on FPGA
  179. High-throughput Embedded System For Neurotechnology in collaboration with INI
  180. High Performance Cellular Receivers in Very Advanced CMOS
  181. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  182. High Performance SoCs
  183. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT
  184. High Speed FPGA Trigger Logic for Particle Physics Experiments
  185. High Throughput Turbo Decoder Design
  186. High performance continous-time Delta-Sigma ADC for biomedical applications
  187. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  188. High resolution, low power Sigma Delta ADC
  189. Huawei Research
  190. Human Intranet
  191. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  192. Hyper-Dimensional Computing Based Predictive Maintenance
  193. Hyper Meccano: Acceleration of Hyperdimensional Computing
  194. Hyperdimensional Computing
  195. Hypervisor Extension for Ariane (M)
  196. IBM A2O Core
  197. IBM Research
  198. IBM Research–Zurich
  199. IP-Based SoC Generation and Configuration (1-3S)
  200. IP-Based SoC Generation and Configuration (1-3S/B)
  201. ISA extensions in the Snitch Processor for Signal Processing (1M)
  202. ISA extensions in the Snitch Processor for Signal Processing (M)
  203. Ibex: Bit-Manipulation Extension
  204. Ibex: FPGA Optimizations
  205. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  206. IcySoC
  207. Image Sensor Interface and Pre-processing
  208. Image and Video Processing
  209. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  210. Implementation of a 2-D model for Li-ion batteries
  211. Implementation of a Cache Reliability Mechanism (1S/M)
  212. Implementation of a Coherent Application-Class Multicore System (1-2S)
  213. Implementation of a Heterogeneous System for Image Processing on an FPGA
  214. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  215. Implementation of a NB-IoT Positioning System
  216. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  217. Implementation of an AES Hardware Processing Engine (B/S)
  218. Implementation of an Accelerator for Retentive Networks (1-2S)
  219. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  220. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  221. Implementing A Low-Power Sensor Node Network
  222. Implementing Configurable Dual-Core Redundancy
  223. Implementing DSP Instructions in Banshee (1S)
  224. Implementing Hibernation on the ARM Cortex M0
  225. Improved Collision Avoidance for Nano-drones
  226. Improved Reacquisition for the 5G Cellular IoT
  227. Improved State Estimation on PULP-based Nano-UAVs
  228. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  229. Improving Resiliency of Hyperdimensional Computing
  230. Improving Scene Labeling with Hyperspectral Data
  231. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  232. Improving datarate and efficiency of ultra low power wearable ultrasound
  233. Improving our Smart Camera System
  234. In-ear EEG signal acquisition
  235. Indoor Positioning with Bluetooth
  236. Indoor Smart Tracking of Hospital instrumentation
  237. Inductive Charging Circuit for Implantable Devices
  238. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  239. Influence of the Initial Filament Geometry on the Forming Step in CBRAM
  240. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  241. Infrared Wake Up Radio
  242. Integrated Devices, Electronics, And Systems
  243. Integrated Information Processing
  244. Integrated silicon photonic structures
  245. Integrated silicon photonic structures-Lumiphase
  246. Integrating Hardware Accelerators into Snitch
  247. Integrating Hardware Accelerators into Snitch (1S)
  248. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  249. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  250. Integration Of A Smart Vision System

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)