Personal tools

Pages with the most revisions

From iis-projects

Jump to: navigation, search

Showing below up to 250 results in range #251 to #500.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)‏‎ (9 revisions)
  2. Automatic unplugging detection for Ultrasound probes‏‎ (9 revisions)
  3. A Multiview Synthesis Core in 65 nm CMOS‏‎ (9 revisions)
  4. DC-DC Buck converter in 65nm CMOS‏‎ (9 revisions)
  5. Energy Efficient SoCs‏‎ (9 revisions)
  6. Configurable Ultra Low Power LDO‏‎ (9 revisions)
  7. Gomeza old project2‏‎ (9 revisions)
  8. LTE-Advanced RF Front-end Design in 28nm CMOS Technology‏‎ (9 revisions)
  9. Improved State Estimation on PULP-based Nano-UAVs‏‎ (9 revisions)
  10. Freedom from Interference in Heterogeneous COTS SoCs‏‎ (9 revisions)
  11. Practical Reconfigurable Intelligent Surfaces (RIS)‏‎ (9 revisions)
  12. Real-time View Synthesis using Image Domain Warping‏‎ (9 revisions)
  13. Michael Rogenmoser‏‎ (9 revisions)
  14. Hardware Accelerated Derivative Pricing‏‎ (9 revisions)
  15. OpenRISC SoC for Sensor Applications‏‎ (9 revisions)
  16. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging‏‎ (9 revisions)
  17. Physical Implementation of ITA (2S)‏‎ (8 revisions)
  18. Weekly Reports‏‎ (8 revisions)
  19. Streaming Layer Normalization in ITA (M/1-2S)‏‎ (8 revisions)
  20. OTDOA Positioning for LTE Cat-M‏‎ (8 revisions)
  21. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)‏‎ (8 revisions)
  22. EvalEDGE: A 2G Cellular Transceiver FMC‏‎ (8 revisions)
  23. Resource Partitioning of RPC DRAM‏‎ (8 revisions)
  24. A Unified Compute Kernel Library for Snitch (1-2S)‏‎ (8 revisions)
  25. Extend the RI5CY core with priviledge extensions‏‎ (8 revisions)
  26. Object Detection and Tracking on the Edge‏‎ (8 revisions)
  27. Hardware Accelerator Integration into Embedded Linux‏‎ (8 revisions)
  28. Audio Video Preprocessing In Parallel Ultra Low Power Platform‏‎ (8 revisions)
  29. NVDLA meets PULP‏‎ (8 revisions)
  30. Implementation of a Cache Reliability Mechanism (1S/M)‏‎ (8 revisions)
  31. Evaluating SoA Post-Training Quantization Algorithms‏‎ (8 revisions)
  32. (M/1-2S): A Snitch-based Compute Accelerator for HERO‏‎ (8 revisions - redirect page)
  33. Sandro Belfanti‏‎ (8 revisions)
  34. Analog Compute-in-Memory Accelerator Interface and Integration‏‎ (8 revisions)
  35. Learning at the Edge with Hardware-Aware Algorithms‏‎ (8 revisions)
  36. Semi-Custom Digital VLSI for Processing-in-Memory‏‎ (8 revisions)
  37. Wireless EEG Acquisition and Processing‏‎ (8 revisions)
  38. Investigation of Metal Diffusion in Oxides for CBRAM Applications‏‎ (8 revisions)
  39. Machine Learning on Ultrasound Images‏‎ (8 revisions)
  40. ISA extensions in the Snitch Processor for Signal Processing (M)‏‎ (8 revisions)
  41. An FPGA-Based Evaluation Platform for Mobile Communications‏‎ (8 revisions)
  42. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification‏‎ (8 revisions)
  43. Flexible Electronic Systems and Epidermal Devices‏‎ (8 revisions - redirect page)
  44. A RISC-V fault-tolerant many-core accelerator for 5G Non-Terrestrial Networks (1-2S/B)‏‎ (8 revisions)
  45. Pirmin Vogel‏‎ (8 revisions)
  46. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker‏‎ (8 revisions)
  47. Implementing Hibernation on the ARM Cortex M0‏‎ (8 revisions)
  48. Evaluating the RiscV Architecture‏‎ (8 revisions)
  49. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC‏‎ (8 revisions)
  50. BCI-controlled Drone‏‎ (8 revisions)
  51. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs‏‎ (8 revisions)
  52. Manycore System on FPGA (M/S/G)‏‎ (8 revisions)
  53. Fast Wakeup From Deep Sleep State‏‎ (8 revisions)
  54. Multi issue OoO Ariane Backend (M)‏‎ (8 revisions)
  55. PREM Runtime Scheduling Policies‏‎ (8 revisions)
  56. Hypervisor Extension for Ariane (M)‏‎ (8 revisions)
  57. Deep Convolutional Autoencoder for iEEG Signals‏‎ (8 revisions)
  58. Ternary Weights Engine For Efficient Many Channels Spike Sorting Applications‏‎ (8 revisions)
  59. ASIC Implementation of Jammer Mitigation‏‎ (8 revisions)
  60. Development of a fingertip blood pressure sensor‏‎ (8 revisions)
  61. Hardware/software co-programming on the Parallella platform‏‎ (8 revisions)
  62. Ultra Low-Power Oscillator‏‎ (8 revisions)
  63. Modular Distributed Data Collection Platform‏‎ (8 revisions)
  64. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)‏‎ (8 revisions)
  65. SCMI Support for Power Controller Subsystem‏‎ (8 revisions)
  66. Linux Driver for fine-grain and low overhead access to on-chip performance counters‏‎ (8 revisions)
  67. Fault-Tolerant Floating-Point Units (M)‏‎ (8 revisions)
  68. ASIC Implementation of a Low-Power mmWave Massive MIMO Equalizer with a Custom Number Format‏‎ (8 revisions)
  69. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)‏‎ (8 revisions)
  70. Towards a Technology-independent and Synthesizable AXI4 Performance Monitoring and Throttling Unit (1-2S)‏‎ (8 revisions)
  71. A Trustworthy Three-Factor Authentication System‏‎ (8 revisions)
  72. A computational memory unit using phase-change memory devices‏‎ (8 revisions)
  73. Optimizing the Pipeline in our Floating Point Architectures (1S)‏‎ (7 revisions)
  74. Development of an implantable Force sensor for orthopedic applications‏‎ (7 revisions)
  75. IoT Turbo Decoder‏‎ (7 revisions)
  76. An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications‏‎ (7 revisions)
  77. Autonomous Sensing For Trains In The IoT Era‏‎ (7 revisions)
  78. EEG earbud‏‎ (7 revisions)
  79. Internet of Things Network Synchronizer‏‎ (7 revisions)
  80. Development of statistics and contention monitoring unit for PULP‏‎ (7 revisions)
  81. Variable Bit Precision Logic for Deep Learning and Artificial Intelligence‏‎ (7 revisions)
  82. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)‏‎ (7 revisions)
  83. Gomeza old project5‏‎ (7 revisions)
  84. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core‏‎ (7 revisions)
  85. Charging System for Implantable Electronics‏‎ (7 revisions)
  86. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)‏‎ (7 revisions)
  87. SW/HW Predictability and Security‏‎ (7 revisions)
  88. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients‏‎ (7 revisions)
  89. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT‏‎ (7 revisions)
  90. FFT HDL Code Generator for Multi-Antenna mmWave Communication‏‎ (7 revisions)
  91. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)‏‎ (7 revisions)
  92. A RISC-V ISA Extension for Scalar Chaining in Snitch (M)‏‎ (7 revisions)
  93. Physical Layer Implementation of HSPA+ 4G Mobile Transceiver‏‎ (7 revisions)
  94. RVfplib‏‎ (7 revisions)
  95. Bateryless Heart Rate Monitoring‏‎ (7 revisions)
  96. ISA extensions in the Snitch Processor for Signal Processing (1M)‏‎ (7 revisions)
  97. Putting Together What Fits Together - GrÆStl‏‎ (7 revisions)
  98. Synchronisation and Cyclic Prefix Handling For LTE Testbed‏‎ (7 revisions)
  99. Compressed Sensing for Wireless Biosignal Monitoring‏‎ (7 revisions)
  100. Predictable Execution‏‎ (7 revisions)
  101. Satellite Internet of Things‏‎ (7 revisions)
  102. Mauro Salomon‏‎ (7 revisions)
  103. A FPGA-based data streaming system that enables real-time monitoring of cell culture and neuroactivities‏‎ (7 revisions)
  104. Ultra-low power processor design‏‎ (7 revisions)
  105. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations‏‎ (7 revisions)
  106. Battery indifferent wearable Ultrasound‏‎ (7 revisions)
  107. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS‏‎ (7 revisions)
  108. Outdoor Precision Object Tracking for Rockfall Experiments‏‎ (7 revisions)
  109. A Flexible FPGA-Based Peripheral Platform Extending Linux-Capable Systems on Chip (1-3S/B)‏‎ (7 revisions)
  110. Make Cellular Internet of Things Receivers Smart‏‎ (7 revisions)
  111. Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea‏‎ (7 revisions)
  112. Ibex: FPGA Optimizations‏‎ (7 revisions)
  113. Digital Audio Interface for Smart Intensive Computing Triggering‏‎ (7 revisions)
  114. Ultrasound Low power WiFi with IMX7‏‎ (7 revisions)
  115. Indoor Positioning with Bluetooth‏‎ (7 revisions)
  116. Efficient NB-IoT Uplink Design‏‎ (7 revisions)
  117. Development of a Rockfall Sensor Node‏‎ (7 revisions)
  118. Digital Audio Processor for Cellular Applications‏‎ (7 revisions)
  119. Memory Augmented Neural Networks in Brain-Computer Interfaces‏‎ (7 revisions)
  120. Sub Noise Floor Channel Estimation for the Cellular Internet of Things‏‎ (7 revisions)
  121. Analysis and Design of Power Efficient RF/ mm-Wave LC-tank Oscillator in 28nm for 5G communication applications‏‎ (7 revisions)
  122. Efficient Search Design for Hyperdimensional Computing‏‎ (7 revisions)
  123. RazorEDGE: An Evolved EDGE DBB ASIC‏‎ (7 revisions)
  124. Transforming MemPool into a CGRA (M)‏‎ (7 revisions)
  125. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers‏‎ (7 revisions)
  126. Spiking Neural Network for Autonomous Navigation‏‎ (7 revisions)
  127. System Analysis and VLSI Design of NB-IoT Baseband Processing‏‎ (7 revisions)
  128. Zephyr RTOS on PULP‏‎ (7 revisions)
  129. EEG artifact detection for epilepsy monitoring‏‎ (7 revisions)
  130. Fault Tolerance‏‎ (7 revisions)
  131. Streaming Integer Extensions for Snitch (M/1-2S)‏‎ (7 revisions)
  132. LTE IoT Network Synchronization‏‎ (7 revisions)
  133. Characterization techniques for silicon photonics-Lumiphase‏‎ (7 revisions)
  134. IBM Research–Zurich‏‎ (6 revisions)
  135. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)‏‎ (6 revisions)
  136. Change-based Evaluation of Convolutional Neural Networks‏‎ (6 revisions)
  137. Android Software Design‏‎ (6 revisions)
  138. FPGA mapping of RPC DRAM‏‎ (6 revisions)
  139. Next Generation Channel Decoder‏‎ (6 revisions)
  140. Design of a Low Power Smart Sensing Multi-modal Vision Platform‏‎ (6 revisions)
  141. Self Aware Epilepsy Monitoring‏‎ (6 revisions)
  142. Advanced Physical Design: Reinforcement Learning for Macro Placement and Mix-Placer (B/1-2S)‏‎ (6 revisions)
  143. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)‏‎ (6 revisions)
  144. Graph neural networks for epileptic seizure detection‏‎ (6 revisions)
  145. Ultra-Efficient Visual Classification on Movidius Myriad2‏‎ (6 revisions)
  146. Enabling Efficient Systolic Execution on MemPool (M)‏‎ (6 revisions)
  147. Learning Image Decompression with Convolutional Networks‏‎ (6 revisions)
  148. Switched Capacitor Based Bandgap-Reference‏‎ (6 revisions)
  149. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)‏‎ (6 revisions)
  150. Moritz Schneider‏‎ (6 revisions)
  151. Electrically verifying a CMOS Multi-Modal Electrochemical, Impedance, and Optical Cellular Sensing Array for Massively Paralleled Exoelectrogen Screening‏‎ (6 revisions)
  152. Channel Estimation for 3GPP TD-SCDMA‏‎ (6 revisions)
  153. Implementing Configurable Dual-Core Redundancy‏‎ (6 revisions)
  154. Autonomous Smart Watches: Hardware and Software Desing‏‎ (6 revisions)
  155. Creating a HDMI Video Interface for PULP‏‎ (6 revisions)
  156. LightProbe - Ultracompact Power Supply PCB‏‎ (6 revisions)
  157. Implementation of a Heterogeneous System for Image Processing on an FPGA‏‎ (6 revisions)
  158. Implementing DSP Instructions in Banshee (1S)‏‎ (6 revisions)
  159. Synchronization and Power Control Concepts for 3GPP TD-SCDMA‏‎ (6 revisions)
  160. CMOS power amplifier for field measurements in MRI systems‏‎ (6 revisions)
  161. VLSI Design of an Asynchronous LDPC Decoder‏‎ (6 revisions)
  162. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)‏‎ (6 revisions)
  163. Bluetooth Low Energy receiver in 65nm CMOS‏‎ (6 revisions)
  164. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing‏‎ (6 revisions)
  165. A Recurrent Neural Network Speech Recognition Chip‏‎ (6 revisions)
  166. MemPool on HERO (1S)‏‎ (6 revisions)
  167. Improved Collision Avoidance for Nano-drones‏‎ (6 revisions)
  168. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things‏‎ (6 revisions)
  169. Floating-Point Divide & Square Root Unit for Transprecision‏‎ (6 revisions)
  170. New RVV 1.0 Vector Instructions for Ara‏‎ (6 revisions)
  171. Towards Self Sustainable UAVs‏‎ (6 revisions)
  172. Writing a Hero runtime for EPAC (1-3S/B)‏‎ (6 revisions)
  173. Beat Cadence‏‎ (6 revisions)
  174. Exploring Algorithms for Early Seizure Detection‏‎ (6 revisions)
  175. Compression of iEEG Data‏‎ (6 revisions)
  176. VLSI Implementation of a 5G Ciphering Accelerator‏‎ (6 revisions)
  177. Pretraining Foundational Models for EEG Signal Analysis Using Open Source Large Scale Datasets‏‎ (6 revisions)
  178. Low-power Temperature-insensitive Timer‏‎ (6 revisions)
  179. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache‏‎ (6 revisions)
  180. FPGA Optimizations of Dense Binary Hyperdimensional Computing‏‎ (6 revisions)
  181. Exploring NAS spaces with C-BRED‏‎ (6 revisions)
  182. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms‏‎ (6 revisions)
  183. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)‏‎ (6 revisions)
  184. Resilient Brain-Inspired Hyperdimensional Computing Architectures‏‎ (6 revisions)
  185. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)‏‎ (6 revisions)
  186. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)‏‎ (6 revisions)
  187. Ultrasound image data recycler‏‎ (6 revisions)
  188. Efficient Synchronization of Manycore Systems (M/1S)‏‎ (6 revisions)
  189. Multiuser Equalization and Detection for 3GPP TD-SCDMA‏‎ (6 revisions)
  190. Novel Metastability Mitigation Technique‏‎ (6 revisions)
  191. Design and Implementation of Digital Spiking Neurons for Ultra-Low-Power In-Cluster Coprocessors‏‎ (6 revisions)
  192. System Emulation for AR and VR devices‏‎ (6 revisions)
  193. Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA)‏‎ (6 revisions)
  194. Novel Methods for Jammer Mitigation‏‎ (6 revisions)
  195. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)‏‎ (6 revisions)
  196. A Novel Execution Scheme for Ultra-tiny CNNs Aboard Nano-UAVs‏‎ (6 revisions)
  197. Andreas Kurth‏‎ (5 revisions)
  198. Resource Partitioning of Caches‏‎ (5 revisions)
  199. A Unified-Multiplier Based Hardware Architecture for Elliptic Curve Cryptography‏‎ (5 revisions)
  200. Ultrasound signal processing acceleration with CUDA‏‎ (5 revisions)
  201. Low-Complexity MIMO Detection‏‎ (5 revisions)
  202. WCDMA/HSPA+ Synchronization System Design, Implementation, and Testing‏‎ (5 revisions)
  203. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)‏‎ (5 revisions)
  204. Towards Autonomous Navigation for Nano-Blimps‏‎ (5 revisions)
  205. Open Power-On Chip Controller Study and Integration‏‎ (5 revisions)
  206. LightProbe - Frontend Firmware and Control Side Channel‏‎ (5 revisions)
  207. Simulation of 2D artificial cilia metasurface in COMSOL‏‎ (5 revisions)
  208. Machine Learning for extracting Muscle features from Ultrasound raw data‏‎ (5 revisions)
  209. TCNs vs. LSTMs for Embedded Platforms‏‎ (5 revisions)
  210. Embedded Systems and autonomous UAVs‏‎ (5 revisions)
  211. Learning Image Compression with Convolutional Networks‏‎ (5 revisions)
  212. Switched-capacitor power amplifier for IoT mobile communications: design of signal processing path‏‎ (5 revisions)
  213. Ultrafast Medical Ultrasound imaging on a GPU‏‎ (5 revisions)
  214. RISC-V based Implementation of Secure Ranging According to IEEE 802.15.4z UWB‏‎ (5 revisions)
  215. Internet of Things SoC Characterization‏‎ (5 revisions)
  216. Data Augmentation Techniques in Biosignal Classification‏‎ (5 revisions)
  217. IP-Based SoC Generation and Configuration (1-3S/B)‏‎ (5 revisions)
  218. Universal Stream Semantic Registers for Snitch (1S)‏‎ (5 revisions - redirect page)
  219. Precise Ultra-low-power Timer‏‎ (5 revisions)
  220. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip‏‎ (5 revisions)
  221. Software-Defined Paging in the Snitch Cluster (2-3S)‏‎ (5 revisions)
  222. Hardware Accelerator for Model Predictive Controller‏‎ (5 revisions)
  223. LightProbe - Thermal-Power aware on-head Beamforming‏‎ (5 revisions)
  224. State-Saving @ NXP‏‎ (5 revisions)
  225. ASIC Design Projects‏‎ (5 revisions)
  226. A Wearable System To Control Phone And Electronic Device Without Hands‏‎ (5 revisions)
  227. An Energy Efficient Brain-Computer Interface using Mr.Wolf‏‎ (5 revisions)
  228. Predict eye movement through brain activity‏‎ (5 revisions)
  229. Engineering For Kids‏‎ (5 revisions)
  230. Smart Googles for Visual In-Action Feedback in Ski Jumping (1 B/S)‏‎ (5 revisions)
  231. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (5 revisions)
  232. Noise Figure Measurement for Cryogenic System‏‎ (5 revisions)
  233. Federico Villani‏‎ (5 revisions)
  234. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor‏‎ (5 revisions)
  235. Design and Implementation of ultra low power vision system‏‎ (5 revisions)
  236. Fast Simulation of Manycore Systems (1S)‏‎ (5 revisions)
  237. Multi-Modal Environmental Sensing With GAP9 (1-2S)‏‎ (5 revisions)
  238. Predictable Execution on GPU Caches‏‎ (5 revisions)
  239. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)‏‎ (5 revisions)
  240. Compression of Ultrasound data on FPGA‏‎ (5 revisions)
  241. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET‏‎ (5 revisions)
  242. Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring‏‎ (5 revisions)
  243. Electrothermal characterization of van der Waals Heterostructures with a partial overlap‏‎ (5 revisions)
  244. Low-power Clock Generation Solutions for 65nm Technology‏‎ (5 revisions)
  245. Final Presentation‏‎ (5 revisions)
  246. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA)‏‎ (5 revisions)
  247. Ultra-low power transceiver for implantable devices‏‎ (5 revisions)
  248. Interfacing PULP with a Brain-Inspired Ultra-Low Power Spiking Cochlea‏‎ (5 revisions)
  249. Adding Linux Support to our DMA Engine (1-2S/B)‏‎ (5 revisions)
  250. Artificial Reverberation for Embedded Systems‏‎ (5 revisions)

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)