Personal tools

Orphaned pages

From iis-projects

Jump to: navigation, search

The following pages are not linked from or transcluded into other pages in iis-projects.

Showing below up to 500 results in range #21 to #520.

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)

  1. A Novel Execution Scheme for Ultra-tiny CNNs Aboard Nano-UAVs
  2. A Post-Simulation Trace-Based RISC-V GDB Debugging Server
  3. A RISC-V ISA Extension for Pseudo Dual-Issue Monte Carlo in Snitch (1M/2S)
  4. A RISC-V ISA Extension for Scalar Chaining in Snitch (M)
  5. A RISC-V fault-tolerant many-core accelerator for 5G Non-Terrestrial Networks (1-2S/B)
  6. A Snitch-based Compute Accelerator for HERO
  7. A Trustworthy Three-Factor Authentication System
  8. A Unified-Multiplier Based Hardware Architecture for Elliptic Curve Cryptography
  9. A Unified Compute Kernel Library for Snitch (1-2S)
  10. A Waypoint-based Navigation System for Nano-Size UAVs in GPS-denied Environments
  11. A Wearable System To Control Phone And Electronic Device Without Hands
  12. A Wearable System for long term monitoring of human physiological parameters with E skin sensors
  13. A Wearable Wireless Kidney Function Monitoring System For BioMedical Applications
  14. A Wireless Sensor Network for HPC monitoring
  15. A Wireless Sensor Network for a Smart Building Monitor and Control
  16. A computational memory unit using phase-change memory devices
  17. A mmWave Voltage-Controlled-Oscillator (VCO) for beyond 5G applications
  18. A reduction-capable AXI XBAR for fast M-to-1 communication (1M)
  19. Ab-initio Simulation of Strained Thermoelectric Materials
  20. Accelerating Applications Relying on Matrix-Vector-Product-Like Operations
  21. Accelerating Matrix Multiplication on a 216-core MPSoC (1M)
  22. Accelerating Stencil Workloads on Snitch using ISSRs (1-2S/B)
  23. Accelerators for object detection and tracking
  24. Accurate deep learning inference using computational memory
  25. Active-Set QP Solver on FPGA
  26. Advanced 5G Repetition Combining
  27. Advanced Data Movers for Modern Neural Networks
  28. Advanced EEG glasses
  29. Advanced Physical Design: Reinforcement Learning for Macro Placement and Mix-Placer (B/1-2S)
  30. Adversarial Attacks Against Deep Neural Networks In Wearable Cameras
  31. Air Quality Prediction in Office Rooms (1-2S/M)
  32. Alias-Free Oscillator Synchronization for Arbitrary Waveforms
  33. Aliasing-Free Wavetable Music Synthesizer
  34. All the flavours of FFT on MemPool (1-2S/B)
  35. Ambient RF Energy harvesting for Wireless Sensor Network
  36. An Efficient Compiler Backend for Snitch (1S/B)
  37. An Energy Efficient Brain-Computer Interface using Mr.Wolf
  38. An FPGA-Based Evaluation Platform for Mobile Communications
  39. An FPGA-Based Testbed for 3G Mobile Communications Receivers
  40. An Industrial-grade Bluetooth LE Mesh Network Solution
  41. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)
  42. An Ultra-Low-Power Neuromorphic Spiking Neuron Design
  43. An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications
  44. AnalogInt
  45. Analog Compute-in-Memory Accelerator Interface and Integration
  46. Analog Layout Engine
  47. Analog building blocks for mmWave manipulation
  48. Analysis of Low-Power Wide Area Network Technologies for the Internet of Things
  49. Android Software Design
  50. Android reliability governor
  51. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration
  52. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations
  53. Ara: Update PULP's Vector Processor with the recent RISC-V Vector Extension Development
  54. Artificial Reverberation for Embedded Systems
  55. Assessment of novel photovoltaic architectures by circuit simulation
  56. Audio DAC Conversion Jitter Measurement System
  57. Audio Video Preprocessing In Parallel Ultra Low Power Platform
  58. Audio Visual Speech Recognition (1S/1M)
  59. Audio Visual Speech Separation (1S/1M)
  60. Audio Visual Speech Separation and Recognition (1S/1M)
  61. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)
  62. Autoencoder Accelerator for On-Chip Semi-Supervised Learning
  63. Automatic unplugging detection for Ultrasound probes
  64. Autonomous Mapping with Nano-Drones UWB and Novel Depth Sensors
  65. Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors
  66. Autonomous Sensing For Trains In The IoT Era
  67. Autonomous Sensors For Underwater Monitoring In Smart Navy Systems
  68. Autonomous Smart Watches: Hardware and Software Desing
  69. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification
  70. Autonomus Drones With Novel Sensors And Ultra Wide Band
  71. BCI-controlled Drone
  72. BLISS - Battery-Less Identification System for Security
  73. Bandwidth Efficient NEureka
  74. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication
  75. Bateryless Heart Rate Monitoring
  76. Battery indifferent wearable Ultrasound
  77. Beamspace processing for 5G mmWave massive MIMO on GPU
  78. Beat Cadence
  79. Beat DigRF
  80. Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA)
  81. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)
  82. Benchmarking a heterogeneous 217-core MPSoC on HPC applications
  83. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)
  84. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S))
  85. BigPULP: Multicluster Synchronization Extensions
  86. BigPULP: Shared Virtual Memory Multicluster Extensions
  87. Big Data Analytics Benchmarks for Ara
  88. Biomedical Systems on Chip
  89. BirdGuard
  90. Birds Long Term Monitoring With Ultra Low Power Wireless Sensor Node
  91. Bluetooth Low Energy network with optimized data throughput
  92. Bluetooth Low Energy receiver in 65nm CMOS
  93. Bridging QuantLab with LPDNN
  94. Bringing XNOR-nets (ConvNets) to Silicon
  95. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)
  96. Brunn test
  97. Build the Fastest 2G Modem Ever
  98. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)
  99. CLIC for the CVA6
  100. CMOS power amplifier for field measurements in MRI systems
  101. CPS Software-Configurable State-Machine
  102. Cell-Free mmWave Massive MIMO Communication
  103. Cell Measurements for the 5G Internet of Things
  104. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core
  105. Change-based Evaluation of Convolutional Neural Networks
  106. Channel Decoding for TD-HSPA
  107. Channel Estimation and Equalization for LTE Advanced
  108. Channel Estimation for 3GPP TD-SCDMA
  109. Channel Estimation for 5G Cellular IoT and Fast Fading Channels
  110. Channel Estimation for TD-HSPA
  111. Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures
  112. Characterization techniques for silicon photonics-Lumiphase
  113. Charge and heat transport through graphene nanoribbon based devices
  114. Charging System for Implantable Electronics
  115. Circuits and Systems for Nanoelectrode Array Biosensors
  116. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing
  117. Combining Multi Sensor Imaging and Machine Learning for Robust Far-Field Vision
  118. Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation
  119. Compiler Profiling and Optimizing
  120. Compressed Sensing Reconstruction on FPGA
  121. Compressed Sensing for Wireless Biosignal Monitoring
  122. Compression of Ultrasound data on FPGA
  123. Compression of iEEG Data
  124. Computation of Phonon Bandstructure in III-V Nanostructures
  125. Configurable Ultra Low Power LDO
  126. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices
  127. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection
  128. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients
  129. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device
  130. Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP
  131. Counter-based Fast Power Estimation using FPGAs (M/1-3S)
  132. Covariant Feature Detector on Parallel Ultra Low Power Architecture
  133. Creating A Boundry Scan Generator (1-3S/B/2-3G)
  134. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)
  135. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)
  136. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)
  137. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)
  138. Creating a HDMI Video Interface for PULP
  139. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)
  140. Cycle-Accurate Event-Based Simulation of Snitch Core
  141. DC-DC Buck converter in 65nm CMOS
  142. DaCe on Snitch
  143. Data Augmentation Techniques in Biosignal Classification
  144. Data Mapping for Unreliable Memories
  145. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  146. Deep Convolutional Autoencoder for iEEG Signals
  147. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  148. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  149. Deep Unfolding of Iterative Optimization Algorithms
  150. Deep neural networks for seizure detection
  151. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  152. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  153. Design and Evaluation of a Small Size Avalanche Beacon
  154. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  155. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  156. Design and Implementation of a multi-mode multi-master I2C peripheral
  157. Design and Implementation of an Approximate Floating Point Unit
  158. Design and Implementation of ultra low power vision system
  159. Design and implementation of the front-end for a portable ionizing radiation detector
  160. Design of Charge-Pump PLL in 22nm for 5G communication applications
  161. Design of MEMs Sensor Interface
  162. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  163. Design of State Retentive Flip-Flops
  164. Design of Streaming Data Platform for High-Speed ADC Data
  165. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  166. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  167. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  168. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  169. Design of a Fused Multiply Add Floating Point Unit
  170. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  171. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  172. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  173. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  174. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  175. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  176. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  177. Design of a VLIW processor architecture based on RISC-V
  178. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  179. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  180. Design of an LTE Module for the Internet of Things
  181. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  182. Design of combined Ultrasound and Electromyography systems
  183. Design of combined Ultrasound and PPG systems
  184. Design of low-offset dynamic comparators
  185. Design of low mismatch DAC used for VAD
  186. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  187. Design study of tunneling transistors based on a core/shell nanowire structures
  188. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  189. Designing a Power Management Unit for PULP SoCs
  190. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  191. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  192. Developing High Efficiency Batteries for Electric Cars
  193. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  194. Developing a small portable neutron detector for detecting smuggled nuclear material
  195. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  196. Development of a Rockfall Sensor Node
  197. Development of a fingertip blood pressure sensor
  198. Development of a syringe label reader for the neurocritical care unit
  199. Development of an efficient algorithm for quantum transport codes
  200. Development of an implantable Force sensor for orthopedic applications
  201. Development of statistics and contention monitoring unit for PULP
  202. DigitalUltrasoundHead
  203. Digital Audio Interface for Smart Intensive Computing Triggering
  204. Digital Control of a DC/DC Buck Converter
  205. Digital Transmitter for Cellular IoT
  206. Digitally-Controlled Analog Subtractive Sound Synthesis
  207. EEG-based drowsiness detection
  208. EEG artifact detection for epilepsy monitoring
  209. EEG artifact detection with machine learning
  210. EEG earbud
  211. Edge Computing for Long-Term Wearable Biomedical Systems
  212. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  213. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  214. Efficient Implementation of an Active-Set QP Solver for FPGAs
  215. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  216. Efficient NB-IoT Uplink Design
  217. Efficient Search Design for Hyperdimensional Computing
  218. Efficient Synchronization of Manycore Systems (M/1S)
  219. Efficient TNN Inference on PULP Systems
  220. Efficient TNN compression
  221. Efficient collective communications in FlooNoC (1M)
  222. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  223. Elliptic Curve Accelerator for zkSNARKs
  224. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  225. Enabling Efficient Systolic Execution on MemPool (M)
  226. Enabling Standalone Operation
  227. Enabling Standalone Operation for a Mobile Health Platform
  228. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  229. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  230. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  231. Energy Efficient AXI Interface to Serial Link Physical Layer
  232. Energy Efficient Serial Link
  233. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  234. Energy Efficient SoCs
  235. Engineering For Kids
  236. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  237. Enhancing our DMA Engine with Fault Tolerance
  238. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  239. Evaluating An Ultra low Power Vision Node
  240. Evaluating SoA Post-Training Quantization Algorithms
  241. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  242. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  243. Evaluating the RiscV Architecture
  244. Event-Driven Convolutional Neural Network Modular Accelerator
  245. Event-Driven Vision on an embedded platform
  246. Event-based navigation on autonomous nano-drones
  247. Every individual on the planet should have a real chance to obtain personalized medical therapy
  248. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  249. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  250. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  251. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  252. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  253. Exploring Algorithms for Early Seizure Detection
  254. Exploring NAS spaces with C-BRED
  255. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  256. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  257. Exploring schedules for incremental and annealing quantization algorithms
  258. Extend the RI5CY core with priviledge extensions
  259. Extended Verification for Ara
  260. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  261. Extending our FPU with Internal High-Precision Accumulation (M)
  262. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  263. Extending the RISCV backend of LLVM to support PULP Extensions
  264. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  265. Extreme-Edge Experience Replay for Keyword Spotting
  266. FFT-based Convolutional Network Accelerator
  267. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  268. FPGA-Based Digital Frontend for 3G Receivers
  269. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  270. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  271. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  272. FPGA System Design for Computer Vision with Convolutional Neural Networks
  273. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  274. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  275. FPGA mapping of RPC DRAM
  276. Fast Accelerator Context Switch for PULP
  277. Fast Simulation of Manycore Systems (1S)
  278. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  279. Fault-Tolerant Floating-Point Units (M)
  280. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  281. Feature Extraction for Speech Recognition (1S)
  282. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  283. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  284. Finite Element Simulations of Transistors for Quantum Computing
  285. Finite element modeling of electrochemical random access memory
  286. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  287. Flexfloat DL Training Framework
  288. Flexible Front-End Circuit for Biomedical Data Acquisition
  289. Floating-Point Divide & Square Root Unit for Transprecision
  290. Forward error-correction ASIC using GRAND
  291. Freedom from Interference in Heterogeneous COTS SoCs
  292. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  293. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  294. GPT on the edge
  295. GRAND Hardware Implementation
  296. GSM Voice Capacity Evolution - VAMOS
  297. GUI-developement for an action-cam-based eye tracking device
  298. Glitches Reduce Listening Time of Your iPod
  299. Gomeza old project1
  300. Gomeza old project2
  301. Gomeza old project3
  302. Gomeza old project4
  303. Gomeza old project5
  304. Graph neural networks for epileptic seizure detection
  305. HERO: TLB Invalidation
  306. Hardware/software codesign neural decoding algorithm for “neural dust”
  307. Hardware Accelerated Derivative Pricing
  308. Hardware Accelerator Integration into Embedded Linux
  309. Hardware Accelerator for Model Predictive Controller
  310. Hardware Constrained Neural Architechture Search
  311. Hardware Exploration of Shared-Exponent MiniFloats (M)
  312. Hardware Support for IDE in Multicore Environment
  313. Herschmi
  314. High-Resolution, Calibrated Folding ADCs
  315. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  316. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  317. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  318. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  319. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  320. High-speed Scene Labeling on FPGA
  321. High-throughput Embedded System For Neurotechnology in collaboration with INI
  322. High Performance Cellular Receivers in Very Advanced CMOS
  323. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  324. High Speed FPGA Trigger Logic for Particle Physics Experiments
  325. High performance continous-time Delta-Sigma ADC for biomedical applications
  326. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  327. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  328. Hyper-Dimensional Computing Based Predictive Maintenance
  329. Hyper Meccano: Acceleration of Hyperdimensional Computing
  330. Hypervisor Extension for Ariane (M)
  331. IBM A2O Core
  332. IBM Research–Zurich
  333. IP-Based SoC Generation and Configuration (1-3S)
  334. IP-Based SoC Generation and Configuration (1-3S/B)
  335. ISA extensions in the Snitch Processor for Signal Processing (1M)
  336. ISA extensions in the Snitch Processor for Signal Processing (M)
  337. Ibex: Bit-Manipulation Extension
  338. Ibex: FPGA Optimizations
  339. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  340. Image Sensor Interface and Pre-processing
  341. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  342. Implementation of a 2-D model for Li-ion batteries
  343. Implementation of a Cache Reliability Mechanism (1S/M)
  344. Implementation of a Coherent Application-Class Multicore System (1-2S)
  345. Implementation of a Heterogeneous System for Image Processing on an FPGA
  346. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  347. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  348. Implementation of an AES Hardware Processing Engine (B/S)
  349. Implementation of an Accelerator for Retentive Networks (1-2S)
  350. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  351. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  352. Implementing A Low-Power Sensor Node Network
  353. Implementing Configurable Dual-Core Redundancy
  354. Implementing DSP Instructions in Banshee (1S)
  355. Implementing Hibernation on the ARM Cortex M0
  356. Improved Collision Avoidance for Nano-drones
  357. Improved Reacquisition for the 5G Cellular IoT
  358. Improved State Estimation on PULP-based Nano-UAVs
  359. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  360. Improving Resiliency of Hyperdimensional Computing
  361. Improving Scene Labeling with Hyperspectral Data
  362. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  363. Improving datarate and efficiency of ultra low power wearable ultrasound
  364. Improving our Smart Camera System
  365. In-ear EEG signal acquisition
  366. Indoor Positioning with Bluetooth
  367. Indoor Smart Tracking of Hospital instrumentation
  368. Inductive Charging Circuit for Implantable Devices
  369. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  370. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  371. Infrared Wake Up Radio
  372. Integrated silicon photonic structures
  373. Integrated silicon photonic structures-Lumiphase
  374. Integrating Hardware Accelerators into Snitch
  375. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  376. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  377. Integration Of A Smart Vision System
  378. Intelligent Disaster Early-Warning System (1-2S/M)
  379. Intelligent Power Management Unit (iPMU)
  380. Interference Cancellation for EC-GSM-IoT
  381. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  382. Interference Cancellation for the cellular Internet of Things
  383. Internet of Things Network Synchronizer
  384. Internet of Things SoC Characterization
  385. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  386. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  387. Investigation of Quantization Strategies for Retentive Networks (1S)
  388. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  389. Investigation of the source starvation effect in III-V MOSFET
  390. IoT Turbo Decoder
  391. Jammer-Resilient Synchronization for Wireless Communications
  392. Jammer Mitigation Meets Machine Learning
  393. Kinetic Energy Harvesting For Autonomous Smart Watches
  394. Knowledge Distillation for Embedded Machine Learning
  395. LAPACK/BLAS for FPGA
  396. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  397. LTE IoT Network Synchronization
  398. Learning Image Compression with Convolutional Networks
  399. Learning Image Decompression with Convolutional Networks
  400. Learning at the Edge with Hardware-Aware Algorithms
  401. Level Crossing ADC For a Many Channels Neural Recording Interface
  402. Libria
  403. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  404. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  405. LightProbe - CNN-Based-Image-Reconstruction
  406. LightProbe - Design of a High-Speed Optical Link
  407. LightProbe - Frontend Firmware and Control Side Channel
  408. LightProbe - Implementation of compressed-sensing algorithms
  409. LightProbe - Thermal-Power aware on-head Beamforming
  410. LightProbe - Ultracompact Power Supply PCB
  411. LightProbe - WIFI extension (PCB)
  412. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  413. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  414. Low-Complexity MIMO Detection
  415. Low-Dropout Regulators for Magnetic Resonance Imaging
  416. Low-Power Time Synchronization for IoT Applications
  417. Low-Resolution 5G Beamforming Codebook Design
  418. Low-power Clock Generation Solutions for 65nm Technology
  419. Low-power Temperature-insensitive Timer
  420. Low-power chip-to-chip communication network
  421. Low-power time synchronization for IoT applications
  422. Low Latency Brain-Machine Interfaces
  423. Low Power Embedded Systems and Wireless Sensors Networks
  424. Low Power Geolocalization And Indoor Localization
  425. Low Power Neural Network For Multi Sensors Wearable Devices
  426. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor
  427. Low Precision Ara for ML
  428. Low Resolution Neural Networks
  429. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)
  430. Machine Learning for extracting Muscle features from Ultrasound raw data
  431. Machine Learning for extracting Muscle features using Ultrasound
  432. Machine Learning for extracting Muscle features using Ultrasound 2
  433. Machine Learning on Ultrasound Images
  434. Main Page
  435. Make Cellular Internet of Things Receivers Smart
  436. Manycore System on FPGA (M/S/G)
  437. Mapping Networks on Reconfigurable Binary Engine Accelerator
  438. Matheus Cavalcante
  439. Mattia
  440. MemPool on HERO
  441. MemPool on HERO (1S)
  442. Memory Augmented Neural Networks in Brain-Computer Interfaces
  443. Minimal Cost RISC-V core
  444. Minimum Variance Beamforming for Wearable Ultrasound Probes
  445. Mixed-Precision Neural Networks for Brain-Computer Interface Applications
  446. Modeling FlooNoC in GVSoC (S/M)
  447. Modeling High Bandwidth Memory for Rapid Design Space Exploration (1-3S/B)
  448. Modular Distributed Data Collection Platform
  449. Modular Frequency-Modulation (FM) Music Synthesizer
  450. Molecular Binding Kinetics Modelling of NO2 on Graphene/hBN Heterostructure
  451. Monocular Vision-based Object Following on Nano-size Robotic Blimp
  452. Moritz Schneider
  453. Multi-Band Receiver Design for LTE Mobile Communication
  454. Multi-Modal Environmental Sensing With GAP9 (1-2S)
  455. Multisensory system for performance analysis in ski jumping (M/1-2S/B)
  456. Multiuser Equalization and Detection for 3GPP TD-SCDMA
  457. NAND Flash Open Research Platform
  458. NORX - an AEAD algorithm for the CAESAR competition
  459. NVDLA meets PULP
  460. Nanoelectrode array biosensors - programmable non-overlapping clocks generator project
  461. Nanoscale Hybrid III-V Plasmonic Laser for Low-Power Photonic ICs
  462. Near-Memory Training of Neural Networks
  463. Near-Optimal Reduced-Complexity Sequence Detectors for TD-HSPA
  464. Network-off-Chip (M)
  465. Network-on-Chip for coherent and non-coherent traffic (M)
  466. Neural Architecture Search using Reinforcement Learning and Search Space Reduction
  467. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications
  468. Neural Networks Framwork for Embedded Plattforms
  469. Neural Processing
  470. Neural Recording Interface and Signal Processing
  471. Neural Recording Interface and Spike Sorting Algorithm
  472. NeuroSoC RISC-V Component (M/1-2S)
  473. Neuromorphic Intelligence In An Embedded System in Collaboration with AiCTX
  474. Next-Gen Ultrasound Imaging Systems (Industry Student Projects & PhD Opportunity)
  475. NextGenChannelDec
  476. Next Generation Synchronization Signals
  477. Non-binary LDPC Decoder for Deep-Space Optical Communications
  478. Non-blocking Algorithms in Real-Time Operating Systems
  479. Novel Metastability Mitigation Technique
  480. Novel Methods for Jammer Mitigation
  481. Object Detection and Tracking on the Edge
  482. On-Board Software for PULP on a Satellite
  483. On-Device Federated Continual Learning on Nano-Drone Swarms
  484. On-Device Learnable Embeddings for Acoustic Environments
  485. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks
  486. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA)
  487. On-chip clock synthesizer design and porting
  488. On - Device Continual Learning for Seizure Detection on GAP9
  489. Online Learning of User Features (1S)
  490. OpenRISC SoC for Sensor Applications
  491. Open Power-On Chip Controller Study and Integration
  492. Optimal System Duty Cycling
  493. Optimal System Duty Cycling for a Mobile Health Platform
  494. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)
  495. Optimizing the Pipeline in our Floating Point Architectures (1S)
  496. Optogenetics And Game Theory Applied To Small Side Bird Using Smart Sensing
  497. Outdoor Precision Object Tracking for Rockfall Experiments
  498. PREM Intervals and Loop Tiling
  499. PREM Runtime Scheduling Policies
  500. PREM on PULP

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)