Personal tools

Orphaned pages

From iis-projects

Jump to: navigation, search

The following pages are not linked from or transcluded into other pages in iis-projects.

Showing below up to 500 results in range #51 to #550.

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)

  1. Alias-Free Oscillator Synchronization for Arbitrary Waveforms
  2. Aliasing-Free Wavetable Music Synthesizer
  3. All the flavours of FFT on MemPool (1-2S/B)
  4. Ambient RF Energy harvesting for Wireless Sensor Network
  5. An Efficient Compiler Backend for Snitch (1S/B)
  6. An Energy Efficient Brain-Computer Interface using Mr.Wolf
  7. An FPGA-Based Evaluation Platform for Mobile Communications
  8. An FPGA-Based Testbed for 3G Mobile Communications Receivers
  9. An Industrial-grade Bluetooth LE Mesh Network Solution
  10. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)
  11. An Ultra-Low-Power Neuromorphic Spiking Neuron Design
  12. An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications
  13. AnalogInt
  14. Analog Compute-in-Memory Accelerator Interface and Integration
  15. Analog Layout Engine
  16. Analog building blocks for mmWave manipulation
  17. Analysis of Low-Power Wide Area Network Technologies for the Internet of Things
  18. Android Software Design
  19. Android reliability governor
  20. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration
  21. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations
  22. Ara: Update PULP's Vector Processor with the recent RISC-V Vector Extension Development
  23. Artificial Reverberation for Embedded Systems
  24. Assessment of novel photovoltaic architectures by circuit simulation
  25. Audio DAC Conversion Jitter Measurement System
  26. Audio Video Preprocessing In Parallel Ultra Low Power Platform
  27. Audio Visual Speech Recognition (1S/1M)
  28. Audio Visual Speech Separation (1S/1M)
  29. Audio Visual Speech Separation and Recognition (1S/1M)
  30. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)
  31. Autoencoder Accelerator for On-Chip Semi-Supervised Learning
  32. Automatic unplugging detection for Ultrasound probes
  33. Autonomous Mapping with Nano-Drones UWB and Novel Depth Sensors
  34. Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors
  35. Autonomous Sensing For Trains In The IoT Era
  36. Autonomous Sensors For Underwater Monitoring In Smart Navy Systems
  37. Autonomous Smart Watches: Hardware and Software Desing
  38. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification
  39. Autonomus Drones With Novel Sensors And Ultra Wide Band
  40. BCI-controlled Drone
  41. BLISS - Battery-Less Identification System for Security
  42. Bandwidth Efficient NEureka
  43. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication
  44. Bateryless Heart Rate Monitoring
  45. Battery indifferent wearable Ultrasound
  46. Beamspace processing for 5G mmWave massive MIMO on GPU
  47. Beat Cadence
  48. Beat DigRF
  49. Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA)
  50. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)
  51. Benchmarking a heterogeneous 217-core MPSoC on HPC applications
  52. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)
  53. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S))
  54. BigPULP: Multicluster Synchronization Extensions
  55. BigPULP: Shared Virtual Memory Multicluster Extensions
  56. Big Data Analytics Benchmarks for Ara
  57. Biomedical Systems on Chip
  58. BirdGuard
  59. Birds Long Term Monitoring With Ultra Low Power Wireless Sensor Node
  60. Bluetooth Low Energy network with optimized data throughput
  61. Bluetooth Low Energy receiver in 65nm CMOS
  62. Bridging QuantLab with LPDNN
  63. Bringing XNOR-nets (ConvNets) to Silicon
  64. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)
  65. Brunn test
  66. Build the Fastest 2G Modem Ever
  67. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)
  68. CLIC for the CVA6
  69. CMOS power amplifier for field measurements in MRI systems
  70. CPS Software-Configurable State-Machine
  71. Cell-Free mmWave Massive MIMO Communication
  72. Cell Measurements for the 5G Internet of Things
  73. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core
  74. Change-based Evaluation of Convolutional Neural Networks
  75. Channel Decoding for TD-HSPA
  76. Channel Estimation and Equalization for LTE Advanced
  77. Channel Estimation for 3GPP TD-SCDMA
  78. Channel Estimation for 5G Cellular IoT and Fast Fading Channels
  79. Channel Estimation for TD-HSPA
  80. Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures
  81. Characterization techniques for silicon photonics-Lumiphase
  82. Charge and heat transport through graphene nanoribbon based devices
  83. Charging System for Implantable Electronics
  84. Circuits and Systems for Nanoelectrode Array Biosensors
  85. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing
  86. Combining Multi Sensor Imaging and Machine Learning for Robust Far-Field Vision
  87. Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation
  88. Compiler Profiling and Optimizing
  89. Compressed Sensing Reconstruction on FPGA
  90. Compressed Sensing for Wireless Biosignal Monitoring
  91. Compression of Ultrasound data on FPGA
  92. Compression of iEEG Data
  93. Computation of Phonon Bandstructure in III-V Nanostructures
  94. Configurable Ultra Low Power LDO
  95. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices
  96. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection
  97. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients
  98. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device
  99. Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP
  100. Counter-based Fast Power Estimation using FPGAs (M/1-3S)
  101. Covariant Feature Detector on Parallel Ultra Low Power Architecture
  102. Creating A Boundry Scan Generator (1-3S/B/2-3G)
  103. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)
  104. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)
  105. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)
  106. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)
  107. Creating a HDMI Video Interface for PULP
  108. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)
  109. Cycle-Accurate Event-Based Simulation of Snitch Core
  110. DC-DC Buck converter in 65nm CMOS
  111. DaCe on Snitch
  112. Data Augmentation Techniques in Biosignal Classification
  113. Data Mapping for Unreliable Memories
  114. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  115. Deep Convolutional Autoencoder for iEEG Signals
  116. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  117. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  118. Deep Unfolding of Iterative Optimization Algorithms
  119. Deep neural networks for seizure detection
  120. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  121. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  122. Design and Evaluation of a Small Size Avalanche Beacon
  123. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  124. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  125. Design and Implementation of a multi-mode multi-master I2C peripheral
  126. Design and Implementation of an Approximate Floating Point Unit
  127. Design and Implementation of ultra low power vision system
  128. Design and implementation of the front-end for a portable ionizing radiation detector
  129. Design of Charge-Pump PLL in 22nm for 5G communication applications
  130. Design of MEMs Sensor Interface
  131. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  132. Design of State Retentive Flip-Flops
  133. Design of Streaming Data Platform for High-Speed ADC Data
  134. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  135. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  136. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  137. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  138. Design of a Fused Multiply Add Floating Point Unit
  139. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  140. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  141. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  142. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  143. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  144. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  145. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  146. Design of a VLIW processor architecture based on RISC-V
  147. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  148. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  149. Design of an LTE Module for the Internet of Things
  150. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  151. Design of combined Ultrasound and Electromyography systems
  152. Design of combined Ultrasound and PPG systems
  153. Design of low-offset dynamic comparators
  154. Design of low mismatch DAC used for VAD
  155. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  156. Design study of tunneling transistors based on a core/shell nanowire structures
  157. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  158. Designing a Power Management Unit for PULP SoCs
  159. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  160. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  161. Developing High Efficiency Batteries for Electric Cars
  162. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  163. Developing a small portable neutron detector for detecting smuggled nuclear material
  164. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  165. Development of a Rockfall Sensor Node
  166. Development of a fingertip blood pressure sensor
  167. Development of a syringe label reader for the neurocritical care unit
  168. Development of an efficient algorithm for quantum transport codes
  169. Development of an implantable Force sensor for orthopedic applications
  170. Development of statistics and contention monitoring unit for PULP
  171. DigitalUltrasoundHead
  172. Digital Audio Interface for Smart Intensive Computing Triggering
  173. Digital Control of a DC/DC Buck Converter
  174. Digital Transmitter for Cellular IoT
  175. Digitally-Controlled Analog Subtractive Sound Synthesis
  176. EEG-based drowsiness detection
  177. EEG artifact detection for epilepsy monitoring
  178. EEG artifact detection with machine learning
  179. EEG earbud
  180. Edge Computing for Long-Term Wearable Biomedical Systems
  181. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  182. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  183. Efficient Implementation of an Active-Set QP Solver for FPGAs
  184. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  185. Efficient NB-IoT Uplink Design
  186. Efficient Search Design for Hyperdimensional Computing
  187. Efficient Synchronization of Manycore Systems (M/1S)
  188. Efficient TNN Inference on PULP Systems
  189. Efficient TNN compression
  190. Efficient collective communications in FlooNoC (1M)
  191. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  192. Elliptic Curve Accelerator for zkSNARKs
  193. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  194. Enabling Efficient Systolic Execution on MemPool (M)
  195. Enabling Standalone Operation
  196. Enabling Standalone Operation for a Mobile Health Platform
  197. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  198. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  199. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  200. Energy Efficient AXI Interface to Serial Link Physical Layer
  201. Energy Efficient Serial Link
  202. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  203. Energy Efficient SoCs
  204. Engineering For Kids
  205. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  206. Enhancing our DMA Engine with Fault Tolerance
  207. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  208. Evaluating An Ultra low Power Vision Node
  209. Evaluating SoA Post-Training Quantization Algorithms
  210. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  211. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  212. Evaluating the RiscV Architecture
  213. Event-Driven Convolutional Neural Network Modular Accelerator
  214. Event-Driven Vision on an embedded platform
  215. Event-based navigation on autonomous nano-drones
  216. Every individual on the planet should have a real chance to obtain personalized medical therapy
  217. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  218. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  219. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  220. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  221. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  222. Exploring Algorithms for Early Seizure Detection
  223. Exploring NAS spaces with C-BRED
  224. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  225. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  226. Exploring schedules for incremental and annealing quantization algorithms
  227. Extend the RI5CY core with priviledge extensions
  228. Extended Verification for Ara
  229. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  230. Extending our FPU with Internal High-Precision Accumulation (M)
  231. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  232. Extending the RISCV backend of LLVM to support PULP Extensions
  233. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  234. Extreme-Edge Experience Replay for Keyword Spotting
  235. FFT-based Convolutional Network Accelerator
  236. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  237. FPGA-Based Digital Frontend for 3G Receivers
  238. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  239. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  240. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  241. FPGA System Design for Computer Vision with Convolutional Neural Networks
  242. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  243. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  244. FPGA mapping of RPC DRAM
  245. Fast Accelerator Context Switch for PULP
  246. Fast Simulation of Manycore Systems (1S)
  247. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  248. Fault-Tolerant Floating-Point Units (M)
  249. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  250. Feature Extraction for Speech Recognition (1S)
  251. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  252. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  253. Finite Element Simulations of Transistors for Quantum Computing
  254. Finite element modeling of electrochemical random access memory
  255. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  256. Flexfloat DL Training Framework
  257. Flexible Front-End Circuit for Biomedical Data Acquisition
  258. Floating-Point Divide & Square Root Unit for Transprecision
  259. Forward error-correction ASIC using GRAND
  260. Freedom from Interference in Heterogeneous COTS SoCs
  261. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  262. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  263. GPT on the edge
  264. GRAND Hardware Implementation
  265. GSM Voice Capacity Evolution - VAMOS
  266. GUI-developement for an action-cam-based eye tracking device
  267. Glitches Reduce Listening Time of Your iPod
  268. Gomeza old project1
  269. Gomeza old project2
  270. Gomeza old project3
  271. Gomeza old project4
  272. Gomeza old project5
  273. Graph neural networks for epileptic seizure detection
  274. HERO: TLB Invalidation
  275. Hardware/software codesign neural decoding algorithm for “neural dust”
  276. Hardware Accelerated Derivative Pricing
  277. Hardware Acceleration
  278. Hardware Accelerator Integration into Embedded Linux
  279. Hardware Accelerator for Model Predictive Controller
  280. Hardware Constrained Neural Architechture Search
  281. Hardware Exploration of Shared-Exponent MiniFloats (M)
  282. Hardware Support for IDE in Multicore Environment
  283. Herschmi
  284. High-Resolution, Calibrated Folding ADCs
  285. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  286. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  287. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  288. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  289. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  290. High-speed Scene Labeling on FPGA
  291. High-throughput Embedded System For Neurotechnology in collaboration with INI
  292. High Performance Cellular Receivers in Very Advanced CMOS
  293. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  294. High Speed FPGA Trigger Logic for Particle Physics Experiments
  295. High performance continous-time Delta-Sigma ADC for biomedical applications
  296. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  297. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  298. Hyper-Dimensional Computing Based Predictive Maintenance
  299. Hyper Meccano: Acceleration of Hyperdimensional Computing
  300. Hypervisor Extension for Ariane (M)
  301. IBM A2O Core
  302. IBM Research–Zurich
  303. IP-Based SoC Generation and Configuration (1-3S)
  304. IP-Based SoC Generation and Configuration (1-3S/B)
  305. ISA extensions in the Snitch Processor for Signal Processing (1M)
  306. ISA extensions in the Snitch Processor for Signal Processing (M)
  307. Ibex: Bit-Manipulation Extension
  308. Ibex: FPGA Optimizations
  309. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  310. Image Sensor Interface and Pre-processing
  311. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  312. Implementation of a 2-D model for Li-ion batteries
  313. Implementation of a Cache Reliability Mechanism (1S/M)
  314. Implementation of a Coherent Application-Class Multicore System (1-2S)
  315. Implementation of a Heterogeneous System for Image Processing on an FPGA
  316. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  317. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  318. Implementation of an AES Hardware Processing Engine (B/S)
  319. Implementation of an Accelerator for Retentive Networks (1-2S)
  320. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  321. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  322. Implementing A Low-Power Sensor Node Network
  323. Implementing Configurable Dual-Core Redundancy
  324. Implementing DSP Instructions in Banshee (1S)
  325. Implementing Hibernation on the ARM Cortex M0
  326. Improved Collision Avoidance for Nano-drones
  327. Improved Reacquisition for the 5G Cellular IoT
  328. Improved State Estimation on PULP-based Nano-UAVs
  329. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  330. Improving Resiliency of Hyperdimensional Computing
  331. Improving Scene Labeling with Hyperspectral Data
  332. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  333. Improving datarate and efficiency of ultra low power wearable ultrasound
  334. Improving our Smart Camera System
  335. In-ear EEG signal acquisition
  336. Indoor Positioning with Bluetooth
  337. Indoor Smart Tracking of Hospital instrumentation
  338. Inductive Charging Circuit for Implantable Devices
  339. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  340. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  341. Infrared Wake Up Radio
  342. Integrated silicon photonic structures
  343. Integrated silicon photonic structures-Lumiphase
  344. Integrating Hardware Accelerators into Snitch
  345. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  346. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  347. Integration Of A Smart Vision System
  348. Intelligent Power Management Unit (iPMU)
  349. Interference Cancellation for EC-GSM-IoT
  350. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  351. Interference Cancellation for the cellular Internet of Things
  352. Internet of Things Network Synchronizer
  353. Internet of Things SoC Characterization
  354. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  355. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  356. Investigation of Quantization Strategies for Retentive Networks (1S)
  357. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  358. Investigation of the source starvation effect in III-V MOSFET
  359. IoT Turbo Decoder
  360. Jammer-Resilient Synchronization for Wireless Communications
  361. Jammer Mitigation Meets Machine Learning
  362. Kinetic Energy Harvesting For Autonomous Smart Watches
  363. Knowledge Distillation for Embedded Machine Learning
  364. LAPACK/BLAS for FPGA
  365. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  366. LTE IoT Network Synchronization
  367. Learning Image Compression with Convolutional Networks
  368. Learning Image Decompression with Convolutional Networks
  369. Learning at the Edge with Hardware-Aware Algorithms
  370. Level Crossing ADC For a Many Channels Neural Recording Interface
  371. Libria
  372. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  373. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  374. LightProbe - CNN-Based-Image-Reconstruction
  375. LightProbe - Design of a High-Speed Optical Link
  376. LightProbe - Frontend Firmware and Control Side Channel
  377. LightProbe - Implementation of compressed-sensing algorithms
  378. LightProbe - Thermal-Power aware on-head Beamforming
  379. LightProbe - Ultracompact Power Supply PCB
  380. LightProbe - WIFI extension (PCB)
  381. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  382. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  383. Low-Complexity MIMO Detection
  384. Low-Dropout Regulators for Magnetic Resonance Imaging
  385. Low-Power Time Synchronization for IoT Applications
  386. Low-Resolution 5G Beamforming Codebook Design
  387. Low-power Clock Generation Solutions for 65nm Technology
  388. Low-power Temperature-insensitive Timer
  389. Low-power chip-to-chip communication network
  390. Low-power time synchronization for IoT applications
  391. Low Latency Brain-Machine Interfaces
  392. Low Power Embedded Systems and Wireless Sensors Networks
  393. Low Power Geolocalization And Indoor Localization
  394. Low Power Neural Network For Multi Sensors Wearable Devices
  395. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor
  396. Low Precision Ara for ML
  397. Low Resolution Neural Networks
  398. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)
  399. Machine Learning for extracting Muscle features from Ultrasound raw data
  400. Machine Learning for extracting Muscle features using Ultrasound
  401. Machine Learning for extracting Muscle features using Ultrasound 2
  402. Machine Learning on Ultrasound Images
  403. Main Page
  404. Make Cellular Internet of Things Receivers Smart
  405. Manycore System on FPGA (M/S/G)
  406. Mapping Networks on Reconfigurable Binary Engine Accelerator
  407. Matheus Cavalcante
  408. Mattia
  409. MemPool on HERO
  410. MemPool on HERO (1S)
  411. Memory Augmented Neural Networks in Brain-Computer Interfaces
  412. Minimal Cost RISC-V core
  413. Minimum Variance Beamforming for Wearable Ultrasound Probes
  414. Mixed-Precision Neural Networks for Brain-Computer Interface Applications
  415. Modeling FlooNoC in GVSoC (S/M)
  416. Modeling High Bandwidth Memory for Rapid Design Space Exploration (1-3S/B)
  417. Modular Distributed Data Collection Platform
  418. Modular Frequency-Modulation (FM) Music Synthesizer
  419. Molecular Binding Kinetics Modelling of NO2 on Graphene/hBN Heterostructure
  420. Monocular Vision-based Object Following on Nano-size Robotic Blimp
  421. Moritz Schneider
  422. Multi-Band Receiver Design for LTE Mobile Communication
  423. Multisensory system for performance analysis in ski jumping (M/1-2S/B)
  424. Multiuser Equalization and Detection for 3GPP TD-SCDMA
  425. NAND Flash Open Research Platform
  426. NORX - an AEAD algorithm for the CAESAR competition
  427. NVDLA meets PULP
  428. Nanoelectrode array biosensors - programmable non-overlapping clocks generator project
  429. Nanoscale Hybrid III-V Plasmonic Laser for Low-Power Photonic ICs
  430. Near-Memory Training of Neural Networks
  431. Near-Optimal Reduced-Complexity Sequence Detectors for TD-HSPA
  432. Network-off-Chip (M)
  433. Network-on-Chip for coherent and non-coherent traffic (M)
  434. Neural Architecture Search using Reinforcement Learning and Search Space Reduction
  435. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications
  436. Neural Networks Framwork for Embedded Plattforms
  437. Neural Processing
  438. Neural Recording Interface and Signal Processing
  439. Neural Recording Interface and Spike Sorting Algorithm
  440. NeuroSoC RISC-V Component (M/1-2S)
  441. Neuromorphic Intelligence In An Embedded System in Collaboration with AiCTX
  442. Next-Gen Ultrasound Imaging Systems (Industry Student Projects & PhD Opportunity)
  443. NextGenChannelDec
  444. Next Generation Synchronization Signals
  445. Non-binary LDPC Decoder for Deep-Space Optical Communications
  446. Non-blocking Algorithms in Real-Time Operating Systems
  447. Novel Metastability Mitigation Technique
  448. Novel Methods for Jammer Mitigation
  449. Object Detection and Tracking on the Edge
  450. On-Board Software for PULP on a Satellite
  451. On-Device Federated Continual Learning on Nano-Drone Swarms
  452. On-Device Learnable Embeddings for Acoustic Environments
  453. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks
  454. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA)
  455. On-chip clock synthesizer design and porting
  456. On - Device Continual Learning for Seizure Detection on GAP9
  457. Online Learning of User Features (1S)
  458. OpenRISC SoC for Sensor Applications
  459. Open Power-On Chip Controller Study and Integration
  460. Optimal System Duty Cycling
  461. Optimal System Duty Cycling for a Mobile Health Platform
  462. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)
  463. Optimizing the Pipeline in our Floating Point Architectures (1S)
  464. Optogenetics And Game Theory Applied To Small Side Bird Using Smart Sensing
  465. Outdoor Precision Object Tracking for Rockfall Experiments
  466. PREM Intervals and Loop Tiling
  467. PREM Runtime Scheduling Policies
  468. PREM on PULP
  469. PULP-Shield for Autonomous UAV
  470. PULP Freertos with LLVM
  471. PULP in space - Fault Tolerant PULP System for Critical Space Applications
  472. PULPonFPGA: Hardware L2 Cache
  473. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions
  474. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB
  475. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker
  476. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory
  477. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache
  478. PULP’s CLIC extensions for fast interrupt handling
  479. PVT Dynamic Adaptation in PULPv3
  480. Palm size chip NMR
  481. Passive Radar for UAV Detection using Machine Learning
  482. Passive and Self Sustaining Receivers For On and Intra Body Communication For Wearable Sensors Networks
  483. Peak-to-average power Reduction
  484. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs
  485. Phase-change memory devices for emerging computing paradigms
  486. Physical Implementation of Ara, PULP's Vector Machine (1-2S)
  487. Physical Implementation of ITA (2S)
  488. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)
  489. Physical Layer Implementation of HSPA+ 4G Mobile Transceiver
  490. Positioning for the cellular Internet of Things
  491. Power Optimization in Multipliers
  492. Power Saver Mode for Cellular Internet of Things Receivers
  493. Practical Reconfigurable Intelligent Surfaces (RIS)
  494. Prasadar
  495. Praxisgerechte Berechnung von Switching Noise in VLSI-Schaltungen
  496. Precise Ultra-low-power Timer
  497. Predict eye movement through brain activity
  498. Predictable Execution on GPU Caches
  499. Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring
  500. Pretraining Foundational Models for EEG Signal Analysis Using Open Source Large Scale Datasets

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)