Personal tools

Orphaned pages

From iis-projects

Jump to: navigation, search

The following pages are not linked from or transcluded into other pages in iis-projects.

Showing below up to 500 results in range #51 to #550.

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)

  1. Air Quality Prediction in Office Rooms (1-2S/M)
  2. Alias-Free Oscillator Synchronization for Arbitrary Waveforms
  3. Aliasing-Free Wavetable Music Synthesizer
  4. All the flavours of FFT on MemPool (1-2S/B)
  5. Ambient RF Energy harvesting for Wireless Sensor Network
  6. An Efficient Compiler Backend for Snitch (1S/B)
  7. An Energy Efficient Brain-Computer Interface using Mr.Wolf
  8. An FPGA-Based Evaluation Platform for Mobile Communications
  9. An FPGA-Based Testbed for 3G Mobile Communications Receivers
  10. An Industrial-grade Bluetooth LE Mesh Network Solution
  11. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)
  12. An Ultra-Low-Power Neuromorphic Spiking Neuron Design
  13. An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications
  14. AnalogInt
  15. Analog Compute-in-Memory Accelerator Interface and Integration
  16. Analog Layout Engine
  17. Analog building blocks for mmWave manipulation
  18. Analysis of Low-Power Wide Area Network Technologies for the Internet of Things
  19. Android Software Design
  20. Android reliability governor
  21. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration
  22. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations
  23. Ara: Update PULP's Vector Processor with the recent RISC-V Vector Extension Development
  24. Artificial Reverberation for Embedded Systems
  25. Assessment of novel photovoltaic architectures by circuit simulation
  26. Audio DAC Conversion Jitter Measurement System
  27. Audio Video Preprocessing In Parallel Ultra Low Power Platform
  28. Audio Visual Speech Recognition (1S/1M)
  29. Audio Visual Speech Separation (1S/1M)
  30. Audio Visual Speech Separation and Recognition (1S/1M)
  31. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)
  32. Autoencoder Accelerator for On-Chip Semi-Supervised Learning
  33. Automatic unplugging detection for Ultrasound probes
  34. Autonomous Mapping with Nano-Drones UWB and Novel Depth Sensors
  35. Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors
  36. Autonomous Sensing For Trains In The IoT Era
  37. Autonomous Sensors For Underwater Monitoring In Smart Navy Systems
  38. Autonomous Smart Watches: Hardware and Software Desing
  39. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification
  40. Autonomus Drones With Novel Sensors And Ultra Wide Band
  41. BCI-controlled Drone
  42. BLISS - Battery-Less Identification System for Security
  43. Bandwidth Efficient NEureka
  44. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication
  45. Bateryless Heart Rate Monitoring
  46. Battery indifferent wearable Ultrasound
  47. Beamspace processing for 5G mmWave massive MIMO on GPU
  48. Beat Cadence
  49. Beat DigRF
  50. Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA)
  51. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)
  52. Benchmarking a heterogeneous 217-core MPSoC on HPC applications
  53. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)
  54. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S))
  55. BigPULP: Multicluster Synchronization Extensions
  56. BigPULP: Shared Virtual Memory Multicluster Extensions
  57. Big Data Analytics Benchmarks for Ara
  58. Biomedical Systems on Chip
  59. BirdGuard
  60. Birds Long Term Monitoring With Ultra Low Power Wireless Sensor Node
  61. Bluetooth Low Energy network with optimized data throughput
  62. Bluetooth Low Energy receiver in 65nm CMOS
  63. Bridging QuantLab with LPDNN
  64. Bringing XNOR-nets (ConvNets) to Silicon
  65. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)
  66. Brunn test
  67. Build the Fastest 2G Modem Ever
  68. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)
  69. CLIC for the CVA6
  70. CMOS power amplifier for field measurements in MRI systems
  71. CPS Software-Configurable State-Machine
  72. Cell-Free mmWave Massive MIMO Communication
  73. Cell Measurements for the 5G Internet of Things
  74. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core
  75. Change-based Evaluation of Convolutional Neural Networks
  76. Channel Decoding for TD-HSPA
  77. Channel Estimation and Equalization for LTE Advanced
  78. Channel Estimation for 3GPP TD-SCDMA
  79. Channel Estimation for 5G Cellular IoT and Fast Fading Channels
  80. Channel Estimation for TD-HSPA
  81. Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures
  82. Characterization techniques for silicon photonics-Lumiphase
  83. Charge and heat transport through graphene nanoribbon based devices
  84. Charging System for Implantable Electronics
  85. Circuits and Systems for Nanoelectrode Array Biosensors
  86. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing
  87. Combining Multi Sensor Imaging and Machine Learning for Robust Far-Field Vision
  88. Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation
  89. Compiler Profiling and Optimizing
  90. Compressed Sensing Reconstruction on FPGA
  91. Compressed Sensing for Wireless Biosignal Monitoring
  92. Compression of Ultrasound data on FPGA
  93. Compression of iEEG Data
  94. Computation of Phonon Bandstructure in III-V Nanostructures
  95. Configurable Ultra Low Power LDO
  96. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices
  97. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection
  98. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients
  99. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device
  100. Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP
  101. Counter-based Fast Power Estimation using FPGAs (M/1-3S)
  102. Covariant Feature Detector on Parallel Ultra Low Power Architecture
  103. Creating A Boundry Scan Generator (1-3S/B/2-3G)
  104. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)
  105. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)
  106. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)
  107. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)
  108. Creating a HDMI Video Interface for PULP
  109. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)
  110. Cycle-Accurate Event-Based Simulation of Snitch Core
  111. DC-DC Buck converter in 65nm CMOS
  112. DaCe on Snitch
  113. Data Augmentation Techniques in Biosignal Classification
  114. Data Mapping for Unreliable Memories
  115. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  116. Deep Convolutional Autoencoder for iEEG Signals
  117. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  118. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  119. Deep Unfolding of Iterative Optimization Algorithms
  120. Deep neural networks for seizure detection
  121. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  122. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  123. Design and Evaluation of a Small Size Avalanche Beacon
  124. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  125. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  126. Design and Implementation of a multi-mode multi-master I2C peripheral
  127. Design and Implementation of an Approximate Floating Point Unit
  128. Design and Implementation of ultra low power vision system
  129. Design and implementation of the front-end for a portable ionizing radiation detector
  130. Design of Charge-Pump PLL in 22nm for 5G communication applications
  131. Design of MEMs Sensor Interface
  132. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  133. Design of State Retentive Flip-Flops
  134. Design of Streaming Data Platform for High-Speed ADC Data
  135. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  136. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  137. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  138. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  139. Design of a Fused Multiply Add Floating Point Unit
  140. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  141. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  142. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  143. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  144. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  145. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  146. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  147. Design of a VLIW processor architecture based on RISC-V
  148. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  149. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  150. Design of an LTE Module for the Internet of Things
  151. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  152. Design of combined Ultrasound and Electromyography systems
  153. Design of combined Ultrasound and PPG systems
  154. Design of low-offset dynamic comparators
  155. Design of low mismatch DAC used for VAD
  156. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  157. Design study of tunneling transistors based on a core/shell nanowire structures
  158. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  159. Designing a Power Management Unit for PULP SoCs
  160. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  161. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  162. Developing High Efficiency Batteries for Electric Cars
  163. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  164. Developing a small portable neutron detector for detecting smuggled nuclear material
  165. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  166. Development of a Rockfall Sensor Node
  167. Development of a fingertip blood pressure sensor
  168. Development of a syringe label reader for the neurocritical care unit
  169. Development of an efficient algorithm for quantum transport codes
  170. Development of an implantable Force sensor for orthopedic applications
  171. Development of statistics and contention monitoring unit for PULP
  172. DigitalUltrasoundHead
  173. Digital Audio Interface for Smart Intensive Computing Triggering
  174. Digital Control of a DC/DC Buck Converter
  175. Digital Transmitter for Cellular IoT
  176. Digitally-Controlled Analog Subtractive Sound Synthesis
  177. EEG-based drowsiness detection
  178. EEG artifact detection for epilepsy monitoring
  179. EEG artifact detection with machine learning
  180. EEG earbud
  181. Edge Computing for Long-Term Wearable Biomedical Systems
  182. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  183. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  184. Efficient Implementation of an Active-Set QP Solver for FPGAs
  185. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  186. Efficient NB-IoT Uplink Design
  187. Efficient Search Design for Hyperdimensional Computing
  188. Efficient Synchronization of Manycore Systems (M/1S)
  189. Efficient TNN Inference on PULP Systems
  190. Efficient TNN compression
  191. Efficient collective communications in FlooNoC (1M)
  192. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  193. Elliptic Curve Accelerator for zkSNARKs
  194. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  195. Enabling Efficient Systolic Execution on MemPool (M)
  196. Enabling Standalone Operation
  197. Enabling Standalone Operation for a Mobile Health Platform
  198. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  199. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  200. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  201. Energy Efficient AXI Interface to Serial Link Physical Layer
  202. Energy Efficient Serial Link
  203. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  204. Energy Efficient SoCs
  205. Engineering For Kids
  206. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  207. Enhancing our DMA Engine with Fault Tolerance
  208. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  209. Evaluating An Ultra low Power Vision Node
  210. Evaluating SoA Post-Training Quantization Algorithms
  211. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  212. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  213. Evaluating the RiscV Architecture
  214. Event-Driven Convolutional Neural Network Modular Accelerator
  215. Event-Driven Vision on an embedded platform
  216. Event-based navigation on autonomous nano-drones
  217. Every individual on the planet should have a real chance to obtain personalized medical therapy
  218. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  219. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  220. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  221. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  222. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  223. Exploring Algorithms for Early Seizure Detection
  224. Exploring NAS spaces with C-BRED
  225. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  226. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  227. Exploring schedules for incremental and annealing quantization algorithms
  228. Extend the RI5CY core with priviledge extensions
  229. Extended Verification for Ara
  230. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  231. Extending our FPU with Internal High-Precision Accumulation (M)
  232. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  233. Extending the RISCV backend of LLVM to support PULP Extensions
  234. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  235. Extreme-Edge Experience Replay for Keyword Spotting
  236. FFT-based Convolutional Network Accelerator
  237. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  238. FPGA-Based Digital Frontend for 3G Receivers
  239. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  240. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  241. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  242. FPGA System Design for Computer Vision with Convolutional Neural Networks
  243. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  244. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  245. FPGA mapping of RPC DRAM
  246. Fast Accelerator Context Switch for PULP
  247. Fast Simulation of Manycore Systems (1S)
  248. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  249. Fault-Tolerant Floating-Point Units (M)
  250. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  251. Feature Extraction for Speech Recognition (1S)
  252. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  253. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  254. Finite Element Simulations of Transistors for Quantum Computing
  255. Finite element modeling of electrochemical random access memory
  256. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  257. Flexfloat DL Training Framework
  258. Flexible Front-End Circuit for Biomedical Data Acquisition
  259. Floating-Point Divide & Square Root Unit for Transprecision
  260. Forward error-correction ASIC using GRAND
  261. Freedom from Interference in Heterogeneous COTS SoCs
  262. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  263. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  264. GPT on the edge
  265. GRAND Hardware Implementation
  266. GSM Voice Capacity Evolution - VAMOS
  267. GUI-developement for an action-cam-based eye tracking device
  268. Glitches Reduce Listening Time of Your iPod
  269. Gomeza old project1
  270. Gomeza old project2
  271. Gomeza old project3
  272. Gomeza old project4
  273. Gomeza old project5
  274. Graph neural networks for epileptic seizure detection
  275. HERO: TLB Invalidation
  276. Hardware/software codesign neural decoding algorithm for “neural dust”
  277. Hardware Accelerated Derivative Pricing
  278. Hardware Accelerator Integration into Embedded Linux
  279. Hardware Accelerator for Model Predictive Controller
  280. Hardware Constrained Neural Architechture Search
  281. Hardware Exploration of Shared-Exponent MiniFloats (M)
  282. Hardware Support for IDE in Multicore Environment
  283. Herschmi
  284. High-Resolution, Calibrated Folding ADCs
  285. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  286. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  287. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  288. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  289. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  290. High-speed Scene Labeling on FPGA
  291. High-throughput Embedded System For Neurotechnology in collaboration with INI
  292. High Performance Cellular Receivers in Very Advanced CMOS
  293. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  294. High Speed FPGA Trigger Logic for Particle Physics Experiments
  295. High performance continous-time Delta-Sigma ADC for biomedical applications
  296. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  297. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  298. Hyper-Dimensional Computing Based Predictive Maintenance
  299. Hyper Meccano: Acceleration of Hyperdimensional Computing
  300. Hypervisor Extension for Ariane (M)
  301. IBM A2O Core
  302. IBM Research–Zurich
  303. IP-Based SoC Generation and Configuration (1-3S)
  304. IP-Based SoC Generation and Configuration (1-3S/B)
  305. ISA extensions in the Snitch Processor for Signal Processing (1M)
  306. ISA extensions in the Snitch Processor for Signal Processing (M)
  307. Ibex: Bit-Manipulation Extension
  308. Ibex: FPGA Optimizations
  309. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  310. Image Sensor Interface and Pre-processing
  311. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  312. Implementation of a 2-D model for Li-ion batteries
  313. Implementation of a Cache Reliability Mechanism (1S/M)
  314. Implementation of a Coherent Application-Class Multicore System (1-2S)
  315. Implementation of a Heterogeneous System for Image Processing on an FPGA
  316. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  317. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  318. Implementation of an AES Hardware Processing Engine (B/S)
  319. Implementation of an Accelerator for Retentive Networks (1-2S)
  320. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  321. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  322. Implementing A Low-Power Sensor Node Network
  323. Implementing Configurable Dual-Core Redundancy
  324. Implementing DSP Instructions in Banshee (1S)
  325. Implementing Hibernation on the ARM Cortex M0
  326. Improved Collision Avoidance for Nano-drones
  327. Improved Reacquisition for the 5G Cellular IoT
  328. Improved State Estimation on PULP-based Nano-UAVs
  329. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  330. Improving Resiliency of Hyperdimensional Computing
  331. Improving Scene Labeling with Hyperspectral Data
  332. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  333. Improving datarate and efficiency of ultra low power wearable ultrasound
  334. Improving our Smart Camera System
  335. In-ear EEG signal acquisition
  336. Indoor Positioning with Bluetooth
  337. Indoor Smart Tracking of Hospital instrumentation
  338. Inductive Charging Circuit for Implantable Devices
  339. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  340. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  341. Infrared Wake Up Radio
  342. Integrated silicon photonic structures
  343. Integrated silicon photonic structures-Lumiphase
  344. Integrating Hardware Accelerators into Snitch
  345. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  346. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  347. Integration Of A Smart Vision System
  348. Intelligent Power Management Unit (iPMU)
  349. Interference Cancellation for EC-GSM-IoT
  350. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  351. Interference Cancellation for the cellular Internet of Things
  352. Internet of Things Network Synchronizer
  353. Internet of Things SoC Characterization
  354. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  355. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  356. Investigation of Quantization Strategies for Retentive Networks (1S)
  357. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  358. Investigation of the source starvation effect in III-V MOSFET
  359. IoT Turbo Decoder
  360. Jammer-Resilient Synchronization for Wireless Communications
  361. Jammer Mitigation Meets Machine Learning
  362. Kinetic Energy Harvesting For Autonomous Smart Watches
  363. Knowledge Distillation for Embedded Machine Learning
  364. LAPACK/BLAS for FPGA
  365. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  366. LTE IoT Network Synchronization
  367. Learning Image Compression with Convolutional Networks
  368. Learning Image Decompression with Convolutional Networks
  369. Learning at the Edge with Hardware-Aware Algorithms
  370. Level Crossing ADC For a Many Channels Neural Recording Interface
  371. Libria
  372. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  373. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  374. LightProbe - CNN-Based-Image-Reconstruction
  375. LightProbe - Design of a High-Speed Optical Link
  376. LightProbe - Frontend Firmware and Control Side Channel
  377. LightProbe - Implementation of compressed-sensing algorithms
  378. LightProbe - Thermal-Power aware on-head Beamforming
  379. LightProbe - Ultracompact Power Supply PCB
  380. LightProbe - WIFI extension (PCB)
  381. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  382. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  383. Low-Complexity MIMO Detection
  384. Low-Dropout Regulators for Magnetic Resonance Imaging
  385. Low-Power Time Synchronization for IoT Applications
  386. Low-Resolution 5G Beamforming Codebook Design
  387. Low-power Clock Generation Solutions for 65nm Technology
  388. Low-power Temperature-insensitive Timer
  389. Low-power chip-to-chip communication network
  390. Low-power time synchronization for IoT applications
  391. Low Latency Brain-Machine Interfaces
  392. Low Power Embedded Systems and Wireless Sensors Networks
  393. Low Power Geolocalization And Indoor Localization
  394. Low Power Neural Network For Multi Sensors Wearable Devices
  395. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor
  396. Low Precision Ara for ML
  397. Low Resolution Neural Networks
  398. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)
  399. Machine Learning for extracting Muscle features from Ultrasound raw data
  400. Machine Learning for extracting Muscle features using Ultrasound
  401. Machine Learning for extracting Muscle features using Ultrasound 2
  402. Machine Learning on Ultrasound Images
  403. Main Page
  404. Make Cellular Internet of Things Receivers Smart
  405. Manycore System on FPGA (M/S/G)
  406. Mapping Networks on Reconfigurable Binary Engine Accelerator
  407. Matheus Cavalcante
  408. Mattia
  409. MemPool on HERO
  410. MemPool on HERO (1S)
  411. Memory Augmented Neural Networks in Brain-Computer Interfaces
  412. Minimal Cost RISC-V core
  413. Minimum Variance Beamforming for Wearable Ultrasound Probes
  414. Mixed-Precision Neural Networks for Brain-Computer Interface Applications
  415. Modeling FlooNoC in GVSoC (S/M)
  416. Modeling High Bandwidth Memory for Rapid Design Space Exploration (1-3S/B)
  417. Modular Distributed Data Collection Platform
  418. Modular Frequency-Modulation (FM) Music Synthesizer
  419. Molecular Binding Kinetics Modelling of NO2 on Graphene/hBN Heterostructure
  420. Monocular Vision-based Object Following on Nano-size Robotic Blimp
  421. Moritz Schneider
  422. Multi-Band Receiver Design for LTE Mobile Communication
  423. Multi-Modal Environmental Sensing With GAP9 (1-2S)
  424. Multisensory system for performance analysis in ski jumping (M/1-2S/B)
  425. Multiuser Equalization and Detection for 3GPP TD-SCDMA
  426. NAND Flash Open Research Platform
  427. NORX - an AEAD algorithm for the CAESAR competition
  428. NVDLA meets PULP
  429. Nanoelectrode array biosensors - programmable non-overlapping clocks generator project
  430. Nanoscale Hybrid III-V Plasmonic Laser for Low-Power Photonic ICs
  431. Near-Memory Training of Neural Networks
  432. Near-Optimal Reduced-Complexity Sequence Detectors for TD-HSPA
  433. Network-off-Chip (M)
  434. Network-on-Chip for coherent and non-coherent traffic (M)
  435. Neural Architecture Search using Reinforcement Learning and Search Space Reduction
  436. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications
  437. Neural Networks Framwork for Embedded Plattforms
  438. Neural Processing
  439. Neural Recording Interface and Signal Processing
  440. Neural Recording Interface and Spike Sorting Algorithm
  441. NeuroSoC RISC-V Component (M/1-2S)
  442. Neuromorphic Intelligence In An Embedded System in Collaboration with AiCTX
  443. Next-Gen Ultrasound Imaging Systems (Industry Student Projects & PhD Opportunity)
  444. NextGenChannelDec
  445. Next Generation Synchronization Signals
  446. Non-binary LDPC Decoder for Deep-Space Optical Communications
  447. Non-blocking Algorithms in Real-Time Operating Systems
  448. Novel Metastability Mitigation Technique
  449. Novel Methods for Jammer Mitigation
  450. Object Detection and Tracking on the Edge
  451. On-Board Software for PULP on a Satellite
  452. On-Device Federated Continual Learning on Nano-Drone Swarms
  453. On-Device Learnable Embeddings for Acoustic Environments
  454. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks
  455. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA)
  456. On-chip clock synthesizer design and porting
  457. On - Device Continual Learning for Seizure Detection on GAP9
  458. Online Learning of User Features (1S)
  459. OpenRISC SoC for Sensor Applications
  460. Open Power-On Chip Controller Study and Integration
  461. Optimal System Duty Cycling
  462. Optimal System Duty Cycling for a Mobile Health Platform
  463. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)
  464. Optimizing the Pipeline in our Floating Point Architectures (1S)
  465. Optogenetics And Game Theory Applied To Small Side Bird Using Smart Sensing
  466. Outdoor Precision Object Tracking for Rockfall Experiments
  467. PREM Intervals and Loop Tiling
  468. PREM Runtime Scheduling Policies
  469. PREM on PULP
  470. PULP-Shield for Autonomous UAV
  471. PULP Freertos with LLVM
  472. PULP in space - Fault Tolerant PULP System for Critical Space Applications
  473. PULPonFPGA: Hardware L2 Cache
  474. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions
  475. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB
  476. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker
  477. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory
  478. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache
  479. PULP’s CLIC extensions for fast interrupt handling
  480. PVT Dynamic Adaptation in PULPv3
  481. Palm size chip NMR
  482. Passive Radar for UAV Detection using Machine Learning
  483. Passive and Self Sustaining Receivers For On and Intra Body Communication For Wearable Sensors Networks
  484. Peak-to-average power Reduction
  485. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs
  486. Phase-change memory devices for emerging computing paradigms
  487. Physical Implementation of Ara, PULP's Vector Machine (1-2S)
  488. Physical Implementation of ITA (2S)
  489. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)
  490. Physical Layer Implementation of HSPA+ 4G Mobile Transceiver
  491. Positioning for the cellular Internet of Things
  492. Power Optimization in Multipliers
  493. Power Saver Mode for Cellular Internet of Things Receivers
  494. Practical Reconfigurable Intelligent Surfaces (RIS)
  495. Prasadar
  496. Praxisgerechte Berechnung von Switching Noise in VLSI-Schaltungen
  497. Precise Ultra-low-power Timer
  498. Predict eye movement through brain activity
  499. Predictable Execution on GPU Caches
  500. Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)