Personal tools

Search results

From iis-projects

Jump to: navigation, search
  • * [[Analog| Analog and Mixed Signal Design]] * [[Digital| Digital Circuits and Systems]]
    5 KB (537 words) - 15:22, 23 February 2024
  • [[File:Ultra-low power processor design.jpg|thumb]] : 50% ASIC Design
    10 KB (1,669 words) - 19:01, 30 January 2014
  • : 40% ASIC Design * '''[[Design Review]]'''
    4 KB (397 words) - 15:44, 14 February 2023
  • ...rization and testing of piezoelectric polymers. It also aims to design the digital architecture in such a way that later studies will allow '''ML-based contro The development of a digital architecture that enables ML-based control of polarization and testing can
    6 KB (741 words) - 18:14, 21 July 2023
  • ...applies the error correction coding and rate-matching and finally maps the digital '0's and '1's to physical I/Q symbols which can then be forwarded to an ana ...finally measured during the VLSI III lecture. For an implementation on an FPGA, the resulting system (combined with the existing analog transceiver) can b
    3 KB (382 words) - 20:00, 26 September 2017
  • [[File:Graestl.png|thumb|500px|Top: FPGA floorplan containing the microprocessor and the ing a separate AES/Grøstl design and GrÆStl.]]
    3 KB (434 words) - 12:01, 26 March 2015
  • ...(short for Musical Instrument Digital Interface) using a Raspberry Pi and digital-to-analog converters (DACs). The student(s) will first familiarize themselv : PCB design experience
    5 KB (597 words) - 12:56, 4 December 2021
  • : 70% Hw Architecture & ASIC Implementation * '''[[Design Review]]'''
    3 KB (366 words) - 12:40, 1 June 2017
  • ...([[Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment]]), : 40% Hw Architecture & FPGA Implementation
    3 KB (373 words) - 11:51, 19 August 2017
  • * Digital design * Digital signal processing
    2 KB (336 words) - 17:27, 1 November 2017
  • ...IBM TrueNorth architecture [Merolla14], an homogeneous fabric of 1 million digital spiking neurons that can be used for visual classification at a very low po Tight integration of digital spiking neurons with other kinds of low-power computers is a totally unexpl
    5 KB (784 words) - 14:50, 30 November 2016
  • ...throughputs of 100Gbit/s and even more, either as an ASIC or as part of an FPGA project. You will compare your personal results with previous work from oth * Attend VLSI II (for ASIC designs)
    2 KB (317 words) - 13:13, 14 April 2016
  • The goal of this project is to implement the digital baseband of a Bluetooth LE receiver, that is able to gather information abo : 50% Hardware design (HLS or VHDL)
    3 KB (449 words) - 12:12, 4 November 2019
  • ...IC with only this block, or integrate it into our RF SoC and test it on an FPGA. : 40% Hardware Design (HLS/VHDL)
    3 KB (345 words) - 10:52, 5 April 2022
  • : 40% ASIC Design * '''[[Design Review]]'''
    3 KB (456 words) - 08:35, 20 January 2021
  • ...table 3D ultrasound systems, new algorithms and hardware architectures for digital beamforming are currently being developed at IIS. ...feasibility study of the complete beamformer architecture, the fabricated ASIC is tested, measured and physically characterized in a second phase.
    3 KB (423 words) - 11:23, 10 November 2017
  • ...ill involve modeling in Matlab but mostly it is HDL design, synthesis, and FPGA testing. This project is a perfect opportunity to apply architectural design methods. The outcome is likely to be the first EC-GSM capable transmitter i
    3 KB (384 words) - 16:41, 17 July 2016
  • ...a hardware description language (HDL) and deploy it to the LTE transceiver FPGA board. : 50% FPGA Design
    3 KB (335 words) - 14:20, 4 November 2019
  • # The power dissipation of a digital circuit is proportional to the squared supply voltage. Reducing it to the l ...ion should also serve as evaluation platform for a later mixed-signal ASIC design.
    3 KB (438 words) - 18:06, 3 February 2015
  • [[Category:Digital]] [[Category:Software]] [[Category:Completed]] [[Category:Semester Thesis]] [[Category:Digital]] [[Category:System Design]]
    5 KB (707 words) - 11:22, 5 February 2016
  • In this project you will develop and FPGA-based testbed for the 3G standard TD-SCDMA, with the option to extend it with an ASIC in the
    1 KB (169 words) - 16:42, 9 December 2015
  • : Interest in processor design : 40% Architecture Design & Exploration
    3 KB (443 words) - 13:10, 2 November 2015
  • ...The focus of this work is on speeding up this step by creating an ASIC or FPGA accelerator to perform this step faster and more power-efficiently in the f [[Category:Digital]] [[Category:FPGA]] [[Category:Completed]] [[Category:Semester Thesis]] [[Category:2015]]
    8 KB (1,145 words) - 11:30, 5 February 2016
  • ...and a display or an ethernet adapter. As opposed to an ASIC project, such FPGA and hardware-software codesign work is much more applicable in industry and [[Category:Digital]] [[Category:FPGA]] [[Category:Completed]] [[Category:2016]] [[Category:Semester Thesis]]
    8 KB (1,197 words) - 18:18, 29 August 2016
  • * Digital design, design flows, ASIC design * ASIC and FPGA design of cryptographic hardware
    1 KB (139 words) - 12:39, 7 November 2017
  • ...er working with FPGAs, you can alternatively implement the algorithm on an FPGA and test it in real-time and with real data on our 3G testbed. [[Category:Digital]]
    3 KB (420 words) - 11:22, 14 April 2016
  • * '''[[Design Review]]''' ...esis]] [[Category:Hot]] [[Category:Completed]][[Category:ASIC]] [[Category:FPGA]] [[Category:2016]]
    3 KB (373 words) - 19:40, 14 April 2016
  • ...re important building blocks in analog and mixed-signal integrated circuit design. The classical Band Gap-Reference combines the negative VBE temperature coe ...is offers the possibility to study main aspects of analog and mixed-signal design, such as noise, linearity, matching, small signal-concepts and power consum
    4 KB (471 words) - 11:13, 3 May 2018
  • ...le step and close to the sensor. CS can be implemented very efficiently in digital logic, and the encoding (or compression) step can be performed with very li ...al ASIC (Application Specific Integrated Circuit) or the implementation in FPGA (Field-Programmable Gate Array).
    2 KB (343 words) - 10:24, 14 September 2016
  • ...le step and close to the sensor. CS can be implemented very efficiently in digital logic, and the encoding (or compression) step can be performed with very li ...V4.0_Homer.html] including analog front-end, analog-to-digital conversion, digital signal processing and a compressed sensing encoder stage.
    2 KB (353 words) - 08:35, 20 January 2021
  • [[Category:Digital]] [[Category:System]] [[Category:Semester Thesis]] [[Category:Group Work]] * for the student(s) to get to know the FPGA design flow from specification through architecture exploration to implementation,
    8 KB (1,176 words) - 16:26, 30 October 2020
  • [[File:origami-fpga-system.png|400px|thumb]] ...e Origami accelerator to run efficiently on the FPGA, hardware/software-co-design configuring memory and DMA controllers, building small IP cores to finish t
    3 KB (397 words) - 18:17, 29 August 2016
  • ...he [[stoneEDGE]] project and the [[evalEDGE]] RF board. Synthesis and ASIC design are also an option. [[Category:Digital]]
    4 KB (582 words) - 20:00, 26 September 2017
  • [[Category:Digital]] [[Category:FPGA]] [[Category:ASIC]] [[Category:Not available]] [[Category:Semester Thesis]] [[Category:Master ...hitecture exploration to implementation, functional verification, back-end design and silicon testing.
    9 KB (1,263 words) - 18:52, 12 December 2016
  • ...master project the complete decoder could be implemented and tested on an FPGA. : 30% RTL Design
    2 KB (290 words) - 16:05, 21 July 2016
  • ...hm to an HDL implementation and synthesize it either towards an FPGA or an ASIC implementation in order to analyze the hardware complexity of the developed * '''[[Design Review]]'''
    3 KB (450 words) - 11:43, 13 November 2018
  • ...combines a modern ARMv8 multicluster CPU with a Xilinx Virtex-7 XC7V2000T FPGA [4] capable of implementing PULP [5] with 4 to 8 clusters and a total of 32 ...mplementation on the Xilinx Virtex-7 FPGA but if desired, an ASIC back-end design can also be implemented.
    5 KB (711 words) - 10:27, 5 November 2019
  • ...developed RTL code. The work concludes with a comparison of the generated ASIC with literature and especially with implementations of other channel decode : 30% Architectural Design
    3 KB (402 words) - 15:31, 13 April 2016
  • ...developed RTL code. The work concludes with a comparison of the generated ASIC with literature and especially with implementations of other channel decode : 30% Architectural Design
    3 KB (418 words) - 14:01, 13 November 2020
  • [[Category:Digital]] [[Category:FPGA]] [[Category:ASIC]] [[Category:Semester Thesis]] [[Category:Master Thesis]] [[Category:2016]] ...hitecture exploration to implementation, functional verification, back-end design and silicon testing.
    10 KB (1,357 words) - 16:25, 30 October 2020
  • 1. design a low-power interface in standard cell technology that could be used to lin ...the cochleaLP sensor. In this target, the interface resides on a low-power FPGA (e.g. an a MicroSemi IGLOO).
    9 KB (1,427 words) - 18:36, 5 September 2019
  • ...hardware (phone, tablet, workstation) for post-processing over a standard digital link as simple as a standard peripheral, like a camera. * Implementation of processing subunits: Hardware design FPGA/ASIC (VHDL/HLS)
    2 KB (254 words) - 14:14, 31 October 2020
  • ...IBM TrueNorth architecture [Merolla14], a homogeneous fabric of 1 million digital spiking neurons that can be used for visual classification at a very low po ...omize and use this neuron to create a scalable spiking neuron for FPGA and ASIC targets. Whereas that work marked a starting point for the development of a
    7 KB (1,000 words) - 12:22, 13 January 2017
  • [[Category:Software]] [[Category:FPGA]] [[Category:ASIC]] [[Category:Semester Thesis]] [[Category:Master Thesis]] [[Category:2016] Around the middle of the project there is a design review, where senior members of the lab review your work (bring all the rel
    6 KB (823 words) - 08:36, 20 January 2021
  • : 40% Architecture Design * '''[[Design Review]]'''
    4 KB (467 words) - 13:38, 10 November 2020
  • [[Category:Digital]] [[Category:FPGA]] [[Category:ASIC]] [[Category:Semester Thesis]] [[Category:Master Thesis]] [[Category:2016]] ...ccess which can be exploited by an application-specific integrated circuit ASIC, in contrast to CPUs or even GPUs.
    6 KB (842 words) - 08:37, 20 January 2021
  • ...ly quantized CNNs (''YodaNN'' [Andri2017]), in the Ergo project we want to design a PULP-based entire computation cluster around a set of deep, fast and low- ...er the QNE should be an extension to the currently existing XNE or a novel design based on the same building blocks.
    6 KB (949 words) - 13:41, 10 November 2020
  • * AER-SPI interface, implemented on an ULP FPGA development board (see [http://iis-projects.ee.ethz.ch/index.php/Interfacin AER-SPI interface is a custom IP hosted on an ULP FPGA development board. It efficiently collects and stores the data produced asy
    7 KB (1,025 words) - 19:52, 30 May 2017
  • ...t. The ideal candidate should be well versed in digital and analog circuit design with hands on experimental experience. A strong mathematical background and : Basics of Digital and Analog Design (VLSI1/AIC)
    4 KB (546 words) - 11:33, 17 April 2020
  • [[Category:Digital]] [[Category:FPGA]]
    3 KB (372 words) - 20:22, 1 April 2019
  • In this project, your goal would be to design and develop an end-to-end robust HD processor with extremely resilient cont : 40% Architecture Design
    3 KB (401 words) - 19:08, 29 January 2021
  • # Specification, RTL design and host software development of a trace debugger for one of our custom RIS # FPGA evaluation of your implementation.
    5 KB (729 words) - 11:27, 11 December 2018
  • ...arch operations in HD computing. You would develop RTL implementation with FPGA prototyping. : Architecture Design
    3 KB (366 words) - 15:39, 10 November 2020
  • ...ted native differential signalling this is easier to implement in a purely digital fashion. ...ip (or external) frame-buffer. At first your implementation will target an FPGA (Xilinz Zynq) implementation as a first prototype but upon successful compl
    4 KB (603 words) - 09:37, 10 July 2018
  • ...combines a modern ARMv8 multicluster CPU with a Xilinx Virtex-7 XC7V2000T FPGA [7] capable of implementing PULP [1] with 4 to 8 clusters and a total of 32 : 50% Implementation (VHDL, FPGA/ASIC Design, C)
    6 KB (805 words) - 12:17, 22 January 2018
  • ...combines a modern ARMv8 multicluster CPU with a Xilinx Virtex-7 XC7V2000T FPGA [7] capable of implementing PULP [1] with 4 to 8 clusters and a total of 32 : 50% Implementation (C, VHDL, FPGA/ASIC Design)
    6 KB (801 words) - 15:05, 23 August 2018
  • * '''[[Design Review]]''' [[Category:Digital]]
    3 KB (409 words) - 13:58, 9 November 2017
  • [[File:High Throughput Turbo Decoder Design.png|400px|thumb|A previous, high throughput, Turbo Decoder developed at IIS ...processor cluster. The final design can either be mapped to an FPGA, or an ASIC.
    3 KB (427 words) - 09:37, 14 September 2018
  • ...phys.ethz.ch/ Physics Department of ETH Zurich]. If you are experienced in FPGA programming (VHDL) and want to spice up your knowledge with a real world, t ...puts that connect to the AC701’s FMC connector and get familiar with the design of the unit and it’s purpose.
    4 KB (460 words) - 21:42, 30 January 2018
  • ...ns, which incorporate analog sensor / actuator front ends, RF-transceiver, digital baseband processing, and an application processor. Such a RF System-on-Chip ...an RF SoC design is the hardware- and energy-efficient realization of the digital baseband algorithms in which we constantly offer various semester and maste
    3 KB (344 words) - 01:45, 10 February 2021
  • ...evaluation platform combines a modern ARMv8 multicluster CPU with a Xilinx FPGA capable of implementing PULP with up to 8 clusters and a total of 64 cores. : 50% Design and Implementation (SystemVerilog, C, FPGA/ASIC Design)
    6 KB (796 words) - 17:19, 18 November 2019
  • ...g a highly integrated SoC for the IoT in including RF front-end, dedicated digital baseband hardware, and a CPU system. But, expected area and therefore cost ...s project is a perfect opportunity to get to know state-of-the-art HLS and digital architecture approaches and to show that a human is still better than a mac
    1 KB (217 words) - 11:01, 18 March 2019
  • [[File:Iip_syneth.png|300px|thumb|SYNƎTH wavetable synthesizer ASIC project. ]] ...integrated circuits (ASICs). Furthermore, it is practically challenging to design wavetable oscillators that do not produce aliasing artifacts, especially if
    5 KB (621 words) - 18:09, 9 October 2022
  • ...a large number of freely programmable operators resulting in endless sound-design possibilities compared to existing FM synthesizers. ...he architecture in a modern CMOS process and send the modular FM synthesis ASIC to fabrication.
    5 KB (549 words) - 12:35, 28 November 2022
  • * '''Algorithmic''' design and optimizations (Matlab/ Python) * '''Hardware and digital architecture''' design
    10 KB (1,341 words) - 10:46, 25 April 2018
  • .... The thesis offers the possibility to study main aspects of analog and RF design, such as noise, linearity, matching, small signal-concepts and power consum : 50% Design
    3 KB (354 words) - 16:06, 6 May 2019
  • ...ecord and display the signal processing results. The interface between the FPGA and ADC board, DDR3 and PC is already implemented. ...with signal processing in the context of quantum computing experiments and FPGA hardware implementations
    5 KB (599 words) - 09:03, 21 December 2017
  • : 30% Design * '''[[Design Review]]'''
    3 KB (329 words) - 11:43, 20 August 2021
  • ...plus custom instructions that have been designed to efficiently deal with digital-signal-processing applications typical for near-sensor systems. ...lace. The student will focus especially on the memory exeptions and in the design of an MMU. The student is required to extend the testbench to emulated the
    4 KB (661 words) - 08:38, 20 January 2021
  • : 40% ASIC Design * '''[[Design Review]]'''
    3 KB (381 words) - 14:17, 28 January 2023
  • ...LPissimo micro-controller system to the Altera DE-10 Lite board, adapt the design flow so that prospective users can develop their programs, and transfer the : 50% FPGA Design Mapping
    4 KB (497 words) - 16:50, 21 June 2018
  • <!--For example, to design the ''brain'' of our physical computing (i.e., the compute/interpret compon * '''Algorithm design and optimizations''' (Python)
    17 KB (2,419 words) - 20:09, 10 March 2024
  • ...will devise an optimal architecture for the problem and implement it on an FPGA. : 40% Digital Design
    5 KB (614 words) - 15:02, 4 March 2019
  • : Embedded systems and PCB design : 35% Embedded System Design
    6 KB (820 words) - 12:13, 23 July 2023
  • : Analog Mixed Signal Design : PCB Design
    5 KB (644 words) - 18:18, 21 July 2023
  • : 40% PCB Design ...ct would involve designing a PCB daughterboard that can be connected to an FPGA or microcontroller.
    4 KB (551 words) - 11:06, 11 July 2019
  • ...s simulation scheme, various DHBT systems could be simulated and potential design ameliorations could be proposed. : 40% ASIC Design
    4 KB (517 words) - 17:09, 16 September 2021
  • ...ded with custom instructions to target high energy efficiency when running digital signal processing functions. It can be attached to the Ariane subsystem vi ...whole system to the FPGA. Note that Ariane has already been mapped to the FPGA and it is able to boot Linux, the student can start for the already done wo
    7 KB (1,030 words) - 19:05, 29 January 2021
  • ...ly quantized CNNs (''YodaNN'' [Andri2017]), in the Ergo project we want to design a PULP-based entire computation cluster around a set of deep, fast and low- ...r/area characteristics) intrinsically attractive. In this thesis, you will design a novel heterogeneous interconnect for the PULP system to connect high-thro
    7 KB (961 words) - 21:21, 29 January 2019
  • ...are among the remaining unsolved problems in secure hardware architecture design, and it is argued that '''security needs a new hardware-software contract'' ...is process shall be fed back to the RISC-V community in order to guide the design of future secure RISC-V systems.
    6 KB (915 words) - 18:16, 20 May 2020
  • ...st and digital solution is likely to be most suitable, which is why use of FPGA is planned. This preferably has an appropriate user interface, battery powe ...the needs of the target application in a mobile device (very likely to be FPGA-based solution, although alternative will be considered)
    5 KB (623 words) - 10:32, 5 November 2019
  • * '''[[Design Review]]''' [[Category:Digital]]
    6 KB (735 words) - 12:12, 23 July 2023
  • ...ng one into a transprecision-capable unit. Furthermore, you will take your design through most of the steps necessary for manufacturing it on an actual IC to ...research to help developing a transprecision-enabled platform for ASIC and FPGA targets. You will learn:
    8 KB (1,135 words) - 17:09, 29 July 2020
  • ...it as a standalone ASIC, or integrate it into our RF SoC and test it on an FPGA. : 40% Hardware Design (HLS/VHDL)
    3 KB (415 words) - 18:54, 29 October 2020
  • .... As a first step towards a Bluetooth LE modem with positioning support, a digital baseband receiver capable of detecting Bluetooth LE packets and estimating ...seband block. Then you will develop the required software to interface the digital baseband block and if needed extend the hardware to provide additional func
    3 KB (431 words) - 21:47, 18 November 2019
  • *Use fusesoc to generate RTL lists, generate top-level and FPGA synthesis. Flattened dependencies can have out-of-tree source file listings *FPGA bring-up, debug connection, preloading of memories (DRAM).
    9 KB (1,314 words) - 00:01, 7 February 2021
  • Design for Reliability (DfR) is a must for such critical domains. Traditional faul 2. Specification and RTL design on top of an OpenPULP cluster with Ibex processor cores (~2 person months).
    6 KB (980 words) - 14:46, 2 June 2021
  • * '''[[Design Review]]''' [[Category:Digital]]
    5 KB (584 words) - 12:09, 29 October 2020
  • ...conductor devices. As such, these architectures are often (i) difficult to design, test, or migrate to other technology nodes, due to their analog component, ...e, that it can achieve better area- and energy-efficiency than traditional digital architectures that perform the same operation. These results demonstrate th
    7 KB (882 words) - 14:33, 28 July 2021
  • ...ant to the RISC-V specification, cleaning up the codebase, documenting the design, adding new features such as support for U-Mode and PMP, considerable effor ...y cores of comparable performance such as [https://www.xilinx.com/products/design-tools/microblaze.html Xilinx MicroBlaze].
    5 KB (666 words) - 09:45, 28 August 2020
  • : Basics of Digital and Analog Design (VLSI1/AIC) * '''[[Design Review]]'''
    5 KB (628 words) - 12:51, 17 April 2020
  • ...te user equipments. The signal processing for this takes place in a custom ASIC.]] ...as an efficient VLSI implementation. The student will then synthesize this design and tape out a chip using CMOS technology.
    5 KB (662 words) - 13:31, 10 May 2023
  • ...ator that solely relies on standard cells as state holding elements of the design. ...r that hopefully match the characteristics of the memories used in the old design. SCMs provide arbitrary amounts of read and write bandwidth which is a comm
    7 KB (1,032 words) - 15:31, 16 November 2020
  • ...and II or equivalent: Understanding of at least one RTL language and ASIC design principles. [[Category:Digital]]
    11 KB (1,675 words) - 15:40, 15 March 2021
  • : 50% VLSI Design * '''[[Design Review]]'''
    4 KB (513 words) - 14:16, 24 November 2021
  • ...and-route tool flow. The work concludes with a comparison of the generated ASIC with state of the art. : 40% Architectural Design
    3 KB (404 words) - 10:05, 9 February 2021
  • * '''[[Design Review]]''' [[Category:Digital]]
    8 KB (931 words) - 17:27, 23 November 2021
  • * Type: ASIC Semester Thesis [[Category:Digital]]
    8 KB (1,214 words) - 15:18, 9 July 2021
  • * '''[[Design Review]]''' [[Category:Digital]]
    7 KB (882 words) - 21:34, 13 July 2022
  • ...the improvement provided by these devices in terms of energy efficiency. A design focused on this purpose is developed not only for the transmit power alloca * '''[[Design Review]]'''
    8 KB (1,011 words) - 12:25, 16 November 2023

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)