Long pages
From iis-projects
Showing below up to 500 results in range #51 to #550.
View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)
- (hist) Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs [8,002 bytes]
- (hist) Practical Reconfigurable Intelligent Surfaces (RIS) [7,979 bytes]
- (hist) Floating-Point Divide & Square Root Unit for Transprecision [7,966 bytes]
- (hist) Spatz grows wings: Physical Implementation of a Vector-Powered Manycore System (2S) [7,927 bytes]
- (hist) RISC-V based Implementation of Secure Ranging According to IEEE 802.15.4z UWB [7,824 bytes]
- (hist) GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S) [7,808 bytes]
- (hist) Mixed-Precision Neural Networks for Brain-Computer Interface Applications [7,773 bytes]
- (hist) Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S) [7,696 bytes]
- (hist) Self-Supervised User Positioning in Cell-Free Massive MIMO Systems [7,691 bytes]
- (hist) Towards the Ariane Desktop: Display Output for Ariane on FPGA under Linux (S/B/G) [7,663 bytes]
- (hist) A RISC-V ISA Extension for Scalar Chaining in Snitch (M) [7,624 bytes]
- (hist) XNORLAX: Fused XNOR-LATCH Custom-Standard-Cell-Based Processing-in-Memory [7,358 bytes]
- (hist) Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications [7,337 bytes]
- (hist) Smart Patch For Heath Care And Rehabilitation [7,308 bytes]
- (hist) Cell-Free mmWave Massive MIMO Communication [7,265 bytes]
- (hist) Weekly Reports [7,258 bytes]
- (hist) An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications [7,241 bytes]
- (hist) Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S) [7,201 bytes]
- (hist) A RISC-V ISA Extension for Pseudo Dual-Issue Monte Carlo in Snitch (1M/2S) [7,164 bytes]
- (hist) Baseband Meets CPU [7,100 bytes]
- (hist) Towards Autonomous Navigation for Nano-Blimps [7,095 bytes]
- (hist) Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams [7,095 bytes]
- (hist) Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S) [7,075 bytes]
- (hist) Integrated Information Processing [7,051 bytes]
- (hist) Variable Bit Precision Logic for Deep Learning and Artificial Intelligence [6,993 bytes]
- (hist) Semi-Custom Digital VLSI for Processing-in-Memory [6,973 bytes]
- (hist) Digital [6,954 bytes]
- (hist) Hardware Acceleration [6,884 bytes]
- (hist) Bridging QuantLab with LPDNN [6,871 bytes]
- (hist) Evaluating memory access pattern specializations in OoO, server-grade cores (M) [6,859 bytes]
- (hist) ASIC implementation of a beamspace massive MIMO-OFDM detector for 5G/6G [6,836 bytes]
- (hist) Scalable Heterogeneous L1 Memory Interconnect for Smart Accelerator Coupling in Ultra-Low Power Multicores [6,805 bytes]
- (hist) On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA) [6,772 bytes]
- (hist) Single-Bit-Synapse Spiking Neural System-on-Chip [6,767 bytes]
- (hist) Accelerating Applications Relying on Matrix-Vector-Product-Like Operations [6,754 bytes]
- (hist) Learning at the Edge with Hardware-Aware Algorithms [6,742 bytes]
- (hist) Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core [6,724 bytes]
- (hist) Pretraining Foundational Models for EEG Signal Analysis Using Open Source Large Scale Datasets [6,711 bytes]
- (hist) Low Power Neural Network For Multi Sensors Wearable Devices [6,700 bytes]
- (hist) Multisensory system for performance analysis in ski jumping (M/1-2S/B) [6,642 bytes]
- (hist) Exploring NAS spaces with C-BRED [6,633 bytes]
- (hist) PULP in space - Fault Tolerant PULP System for Critical Space Applications [6,628 bytes]
- (hist) Hardware Accelerators for Lossless Quantized Deep Neural Networks [6,626 bytes]
- (hist) Improving Scene Labeling with Hyperspectral Data [6,596 bytes]
- (hist) Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration [6,550 bytes]
- (hist) Low-Resolution 5G Beamforming Codebook Design [6,549 bytes]
- (hist) Accelerating Matrix Multiplication on a 216-core MPSoC (1M) [6,531 bytes]
- (hist) Timing Channel Mitigations for RISC-V Cores [6,515 bytes]
- (hist) Serverless Benchmarks on RISC-V (M) [6,436 bytes]
- (hist) Investigation of Quantization Strategies for Retentive Networks (1S) [6,431 bytes]
- (hist) Efficient collective communications in FlooNoC (1M) [6,417 bytes]
- (hist) Towards Self-Sustainable Unmanned Aerial Vehicles [6,408 bytes]
- (hist) Digital Medical Ultrasound Imaging [6,404 bytes]
- (hist) PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory [6,362 bytes]
- (hist) AMZ Driverless Competition Embedded Systems Projects [6,350 bytes]
- (hist) PULP-Shield for Autonomous UAV [6,268 bytes]
- (hist) A Wearable Wireless Kidney Function Monitoring System For BioMedical Applications [6,249 bytes]
- (hist) Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis [6,238 bytes]
- (hist) Vector-based Manycore HPC Cluster Exploration for 5G Communication Algorithm (1-2M) [6,238 bytes]
- (hist) Smart Virtual Memory Sharing [6,235 bytes]
- (hist) Exploring schedules for incremental and annealing quantization algorithms [6,214 bytes]
- (hist) Adaptively Controlled Polarization And Hysteresis Curve Tracing For Polymer Piezoelectrics (1 S/B) [6,198 bytes]
- (hist) Physical Implementation of Ara, PULP's Vector Machine (1-2S) [6,175 bytes]
- (hist) Development of statistics and contention monitoring unit for PULP [6,171 bytes]
- (hist) MemPool on HERO (1S) [6,159 bytes]
- (hist) Deep Unfolding of Iterative Optimization Algorithms [6,125 bytes]
- (hist) Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models [6,124 bytes]
- (hist) Towards Online Training of CNNs: Hebbian-Based Deep Learning [6,095 bytes]
- (hist) ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B) [6,070 bytes]
- (hist) Study and Development of Intelligent Capability for Small-Size UAVs [6,065 bytes]
- (hist) Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea [6,065 bytes]
- (hist) Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration [6,051 bytes]
- (hist) Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 M 1-2B/S) [6,042 bytes]
- (hist) Ibex: Tightly-Coupled Accelerators and ISA Extensions [6,038 bytes]
- (hist) VLSI Implementation of a Systolic Array for LMMSE Detection in mmWave Massive MIMO-OFDM [6,032 bytes]
- (hist) Fast Accelerator Context Switch for PULP [5,986 bytes]
- (hist) VLSI Design of an Asynchronous LDPC Decoder [5,968 bytes]
- (hist) Self-Learning Drones based on Neural Networks [5,956 bytes]
- (hist) Securing Block Ciphers against SCA and SIFA [5,949 bytes]
- (hist) Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP [5,909 bytes]
- (hist) BigPULP: Multicluster Synchronization Extensions [5,902 bytes]
- (hist) Autoencoder Accelerator for On-Chip Semi-Supervised Learning [5,886 bytes]
- (hist) Efficient NB-IoT Uplink Design [5,872 bytes]
- (hist) A FPGA-based data streaming system that enables real-time monitoring of cell culture and neuroactivities [5,826 bytes]
- (hist) Evaluating SoA Post-Training Quantization Algorithms [5,818 bytes]
- (hist) BigPULP: Shared Virtual Memory Multicluster Extensions [5,818 bytes]
- (hist) Huawei Research [5,815 bytes]
- (hist) Deep neural networks for seizure detection [5,798 bytes]
- (hist) Vector-based Parallel Programming Optimization of Communication Algorithm (1-2S/B) [5,792 bytes]
- (hist) Real-Time Motor-Imagery Classification Using Neuromorphic Processor [5,779 bytes]
- (hist) Wireless In Action Data Streaming in Ski Jumping (1 B/S) [5,770 bytes]
- (hist) Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations [5,756 bytes]
- (hist) Streaming Integer Extensions for Snitch (M/1-2S) [5,741 bytes]
- (hist) Autonomous Sensing For Trains In The IoT Era [5,717 bytes]
- (hist) Indoor Smart Tracking of Hospital instrumentation [5,695 bytes]
- (hist) Transformer Deployment on Heterogeneous Many-Core Systems [5,672 bytes]
- (hist) Edge Computing for Long-Term Wearable Biomedical Systems [5,664 bytes]
- (hist) HERO: TLB Invalidation [5,657 bytes]
- (hist) Mapping Networks on Reconfigurable Binary Engine Accelerator [5,655 bytes]
- (hist) Hardware Constrained Neural Architechture Search [5,648 bytes]
- (hist) NVDLA meets PULP [5,641 bytes]
- (hist) Novel Methods for Jammer Mitigation [5,640 bytes]
- (hist) Hyper-Dimensional Computing Based Predictive Maintenance [5,615 bytes]
- (hist) Probing the limits of fake-quantised neural networks [5,590 bytes]
- (hist) Training and Deploying Next-Generation Quantized Neural Networks on Microcontrollers [5,588 bytes]
- (hist) Implementation of an Accelerator for Retentive Networks (1-2S) [5,566 bytes]
- (hist) Weak-strong massive MIMO communication with low-resolution ADCs [5,552 bytes]
- (hist) ASIC Implementation of Jammer Mitigation [5,552 bytes]
- (hist) Neuromorphic Intelligence In An Embedded System in Collaboration with AiCTX [5,537 bytes]
- (hist) Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B) [5,535 bytes]
- (hist) Visualization of Neural Architecture Search Spaces [5,504 bytes]
- (hist) Design and Evaluation of a Small Size Avalanche Beacon [5,483 bytes]
- (hist) Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B) [5,473 bytes]
- (hist) Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M) [5,473 bytes]
- (hist) Design and Implementation of Digital Spiking Neurons for Ultra-Low-Power In-Cluster Coprocessors [5,469 bytes]
- (hist) Skin Coupling Media Characterization For Fitness Tracker Applications (1 B/S) [5,458 bytes]
- (hist) Outdoor Precision Object Tracking for Rockfall Experiments [5,453 bytes]
- (hist) Autonomous Sensors For Underwater Monitoring In Smart Navy Systems [5,451 bytes]
- (hist) PULPonFPGA: Lightweight Virtual Memory Support - Software Cache [5,448 bytes]
- (hist) Skin coupling media characterization for fitnesstracker applications (1 B/S) [5,446 bytes]
- (hist) Reconfigurable Fully-Unrolled 2D-FFT Core Generator for Multi-Antenna mmWave Communication [5,440 bytes]
- (hist) Wireless Sensing With Long Range Comminication (LoRa) [5,433 bytes]
- (hist) Efficient TNN Inference on PULP Systems [5,407 bytes]
- (hist) Change-based Evaluation of Convolutional Neural Networks [5,393 bytes]
- (hist) Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring [5,389 bytes]
- (hist) Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers [5,381 bytes]
- (hist) Tiny CNNs for Ultra-Efficient Object Detection on PULP [5,343 bytes]
- (hist) PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker [5,233 bytes]
- (hist) A Demonstrator of Non-Synchronized Hyperdimensional Body Area Networks [5,228 bytes]
- (hist) Virtual Memory Ara [5,215 bytes]
- (hist) Aliasing-Free Wavetable Music Synthesizer [5,197 bytes]
- (hist) Ternary Weights Engine For Efficient Many Channels Spike Sorting Applications [5,193 bytes]
- (hist) PULPonFPGA: Hardware L2 Cache [5,178 bytes]
- (hist) Digitally-Controlled Analog Subtractive Sound Synthesis [5,151 bytes]
- (hist) Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation [5,127 bytes]
- (hist) Low Power Geolocalization And Indoor Localization [5,119 bytes]
- (hist) Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique [5,113 bytes]
- (hist) Real-Time Optical Flow Using Neural Networks [5,107 bytes]
- (hist) Neural Architecture Search using Reinforcement Learning and Search Space Reduction [5,098 bytes]
- (hist) Spiking Neural Network for Motor Function Decoding Based on Neural Dust [5,083 bytes]
- (hist) Analysis of Low-Power Wide Area Network Technologies for the Internet of Things [5,067 bytes]
- (hist) Wake Up Radio For Energy Efficient Communication System and IC Design [5,067 bytes]
- (hist) Predictable Execution on GPU Caches [5,062 bytes]
- (hist) Implementation of a Heterogeneous System for Image Processing on an FPGA (S) [5,057 bytes]
- (hist) Smart Wearable System For Vital Sign Monitoring Exploiting On Board and Cloud Machine Learning [5,055 bytes]
- (hist) Developing a small portable neutron detector for detecting smuggled nuclear material [5,029 bytes]
- (hist) Trace Debugger for custom RISC-V Core [5,023 bytes]
- (hist) Through Wall Radar Imaging using Machine Learning [5,006 bytes]
- (hist) An Industrial-grade Bluetooth LE Mesh Network Solution [5,005 bytes]
- (hist) Alias-Free Oscillator Synchronization for Arbitrary Waveforms [4,982 bytes]
- (hist) Real-Time Implementation of Quantum State Identification using an FPGA [4,959 bytes]
- (hist) Accurate deep learning inference using computational memory [4,931 bytes]
- (hist) Artificial Reverberation for Embedded Systems [4,929 bytes]
- (hist) Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M) [4,904 bytes]
- (hist) Elliptic Curve Accelerator for zkSNARKs [4,904 bytes]
- (hist) BCI-controlled Drone [4,903 bytes]
- (hist) Standard Cell Compatible Memory Array Design [4,900 bytes]
- (hist) Short Range Radars For Biomedical Application [4,883 bytes]
- (hist) Signal Acquisition and Clock Offset Compensation for High-Rate Pulse UWB PHYs [4,874 bytes]
- (hist) Towards global Brain-Computer Interfaces [4,872 bytes]
- (hist) Passive Radar for UAV Detection using Machine Learning [4,868 bytes]
- (hist) Knowledge Distillation for Embedded Machine Learning [4,841 bytes]
- (hist) Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA [4,841 bytes]
- (hist) A Wearable System To Control Phone And Electronic Device Without Hands [4,821 bytes]
- (hist) Counter-based Fast Power Estimation using FPGAs (M/1-3S) [4,808 bytes]
- (hist) Memory Augmented Neural Networks in Brain-Computer Interfaces [4,791 bytes]
- (hist) Ibex: FPGA Optimizations [4,790 bytes]
- (hist) BirdGuard [4,780 bytes]
- (hist) Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex [4,766 bytes]
- (hist) Improving Cold-Start in Batteryless And Energy Harvesting Systems [4,757 bytes]
- (hist) Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients [4,747 bytes]
- (hist) Modular Frequency-Modulation (FM) Music Synthesizer [4,741 bytes]
- (hist) Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices [4,722 bytes]
- (hist) ASIC Implementation of a Low-Power mmWave Massive MIMO Equalizer with a Custom Number Format [4,720 bytes]
- (hist) HW/SW Safety and Security [4,719 bytes]
- (hist) Phase-change memory devices for emerging computing paradigms [4,714 bytes]
- (hist) Extended Verification for Ara [4,709 bytes]
- (hist) Design and implementation of the front-end for a portable ionizing radiation detector [4,705 bytes]
- (hist) Deep Convolutional Autoencoder for iEEG Signals [4,705 bytes]
- (hist) Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing [4,702 bytes]
- (hist) Towards Flexible and Printable Wearables [4,686 bytes]
- (hist) Compression of iEEG Data [4,684 bytes]
- (hist) Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration [4,684 bytes]
- (hist) Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems [4,679 bytes]
- (hist) Embedded Systems and autonomous UAVs [4,674 bytes]
- (hist) Autonomus Drones With Novel Sensors And Ultra Wide Band [4,671 bytes]
- (hist) Embedded Gesture Recognition Using Novel Mini Radar Sensors [4,651 bytes]
- (hist) Main Page [4,639 bytes]
- (hist) Monocular Vision-based Object Following on Nano-size Robotic Blimp [4,615 bytes]
- (hist) Nanoelectrode array biosensors - programmable non-overlapping clocks generator project [4,614 bytes]
- (hist) A Wireless Sensor Network for HPC monitoring [4,609 bytes]
- (hist) Towards The Integration of E-skin into Prosthetic Devices [4,596 bytes]
- (hist) OpenRISC SoC for Sensor Applications [4,575 bytes]
- (hist) Beamspace processing for 5G mmWave massive MIMO on GPU [4,556 bytes]
- (hist) Digital Audio Interface for Smart Intensive Computing Triggering [4,553 bytes]
- (hist) Ibex: Bit-Manipulation Extension [4,549 bytes]
- (hist) BLISS - Battery-Less Identification System for Security [4,534 bytes]
- (hist) Level Crossing ADC For a Many Channels Neural Recording Interface [4,526 bytes]
- (hist) Peak-to-average power Reduction [4,518 bytes]
- (hist) A Waypoint-based Navigation System for Nano-Size UAVs in GPS-denied Environments [4,518 bytes]
- (hist) Event-Driven Convolutional Neural Network Modular Accelerator [4,511 bytes]
- (hist) IP-Based SoC Generation and Configuration (1-3S/B) [4,509 bytes]
- (hist) Low-Complexity MIMO Detection [4,502 bytes]
- (hist) Characterization techniques for silicon photonics-Lumiphase [4,501 bytes]
- (hist) Low Resolution Neural Networks [4,495 bytes]
- (hist) Radio Signal Direction Detection For Smart Glasses For Augmented Reality Applications [4,486 bytes]
- (hist) Softmax for Transformers (M/1-2S) [4,481 bytes]
- (hist) Embedded Artificial Intelligence:Systems And Applications [4,477 bytes]
- (hist) Wearables for Sports and Fitness Tracking [4,473 bytes]
- (hist) Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs) [4,457 bytes]
- (hist) Covariant Feature Detector on Parallel Ultra Low Power Architecture [4,449 bytes]
- (hist) PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions [4,449 bytes]
- (hist) Spiking Neural Network for Autonomous Navigation [4,446 bytes]
- (hist) Integrating Hardware Accelerators into Snitch (1S) [4,435 bytes]
- (hist) NAND Flash Open Research Platform [4,406 bytes]
- (hist) Real-Time ECG Contractions Classification [4,389 bytes]
- (hist) Data Augmentation Techniques in Biosignal Classification [4,358 bytes]
- (hist) Zero Power Touch Sensor and Reciever For Body Communication [4,357 bytes]
- (hist) System Emulation for AR and VR devices [4,347 bytes]
- (hist) Extend the RI5CY core with priviledge extensions [4,337 bytes]
- (hist) Flexfloat DL Training Framework [4,334 bytes]
- (hist) Integrated silicon photonic structures [4,327 bytes]
- (hist) Low Latency Brain-Machine Interfaces [4,326 bytes]
- (hist) Integrated silicon photonic structures-Lumiphase [4,317 bytes]
- (hist) Low-power time synchronization for IoT applications [4,316 bytes]
- (hist) Probabilistic training algorithms for quantized neural networks [4,315 bytes]
- (hist) Ultra-Efficient Visual Classification on Movidius Myriad2 [4,313 bytes]
- (hist) Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems [4,311 bytes]
- (hist) Optogenetics And Game Theory Applied To Small Side Bird Using Smart Sensing [4,310 bytes]
- (hist) ASIC implementation of an interpolation-based wideband massive MIMO detector [4,308 bytes]
- (hist) Network-off-Chip (M) [4,302 bytes]
- (hist) Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors [4,300 bytes]
- (hist) Ultra-wideband Concurrent Ranging [4,295 bytes]
- (hist) OTDOA Positioning for LTE Cat-M [4,289 bytes]
- (hist) Ara: Update PULP's Vector Processor with the recent RISC-V Vector Extension Development [4,285 bytes]
- (hist) PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB [4,280 bytes]
- (hist) A computational memory unit using phase-change memory devices [4,257 bytes]
- (hist) Birds Long Term Monitoring With Ultra Low Power Wireless Sensor Node [4,251 bytes]
- (hist) Implementation of a NB-IoT Positioning System [4,245 bytes]
- (hist) Deep Learning-based Global Local Planner for Autonomous Nano-drones [4,243 bytes]
- (hist) Physical Implementation of ITA (2S) [4,240 bytes]
- (hist) Subject specific embeddings for transfer learning in brain-computer interfaces [4,230 bytes]
- (hist) Design of a High-performance Hybrid PTZ for Multimodal Vision Systems [4,220 bytes]
- (hist) Improved Collision Avoidance for Nano-drones [4,218 bytes]
- (hist) A Unified Compute Kernel Library for Snitch (1-2S) [4,218 bytes]
- (hist) Creating a HDMI Video Interface for PULP [4,212 bytes]
- (hist) EEG artifact detection with machine learning [4,211 bytes]
- (hist) Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S) [4,183 bytes]
- (hist) Physics is looking for PULP [4,170 bytes]
- (hist) Scattering Networks for Scene Labeling [4,163 bytes]
- (hist) A Wireless Sensor Network for a Smart Building Monitor and Control [4,148 bytes]
- (hist) Forward error-correction ASIC using GRAND [4,141 bytes]
- (hist) New RVV 1.0 Vector Instructions for Ara [4,140 bytes]
- (hist) Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M) [4,135 bytes]
- (hist) Passive and Self Sustaining Receivers For On and Intra Body Communication For Wearable Sensors Networks [4,132 bytes]
- (hist) Ultra Low Power Wake Up Radio for Wireless Sensor Network [4,116 bytes]
- (hist) Internet of Things Network Synchronizer [4,097 bytes]
- (hist) Modeling FlooNoC in GVSoC (S/M) [4,093 bytes]
- (hist) Advanced Physical Design: Reinforcement Learning for Macro Placement and Mix-Placer (B/1-2S) [4,090 bytes]
- (hist) Optimal System Duty Cycling for a Mobile Health Platform [4,070 bytes]
- (hist) IcySoC [4,070 bytes]
- (hist) Design of a Low Power Smart Sensing Multi-modal Vision Platform [4,069 bytes]
- (hist) Software-Defined Paging in the Snitch Cluster (2-3S) [4,036 bytes]
- (hist) Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core [4,019 bytes]
- (hist) Hardware/software codesign neural decoding algorithm for “neural dust” [4,005 bytes]
- (hist) Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors [4,002 bytes]
- (hist) Unconventional phase change memory device concepts for in-memory and neuromorphic computin [4,001 bytes]
- (hist) Android reliability governor [3,997 bytes]
- (hist) Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M) [3,975 bytes]
- (hist) Bandwidth Efficient NEureka [3,968 bytes]
- (hist) Finite element modeling of electrochemical random access memory [3,967 bytes]
- (hist) Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor [3,967 bytes]
- (hist) PULP’s CLIC extensions for fast interrupt handling [3,953 bytes]
- (hist) A Multiview Synthesis Core in 65 nm CMOS [3,896 bytes]
- (hist) PREM Intervals and Loop Tiling [3,888 bytes]
- (hist) A Recurrent Neural Network Speech Recognition Chip [3,884 bytes]
- (hist) Completed [3,883 bytes]
- (hist) Energy-Efficient Brain-Inspired Hyperdimensional Computing [3,880 bytes]
- (hist) Time and Frequency Synchronization in LTE Cat-0 Devices [3,870 bytes]
- (hist) Implementing Configurable Dual-Core Redundancy [3,867 bytes]
- (hist) RVfplib [3,867 bytes]
- (hist) SmartRing [3,866 bytes]
- (hist) Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core [3,856 bytes]
- (hist) Real-Time Embedded Systems [3,849 bytes]
- (hist) Development of a fingertip blood pressure sensor [3,837 bytes]
- (hist) Object Detection and Tracking on the Edge [3,829 bytes]
- (hist) Low Precision Ara for ML [3,826 bytes]
- (hist) Non-blocking Algorithms in Real-Time Operating Systems [3,820 bytes]
- (hist) Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification [3,798 bytes]
- (hist) Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles [3,795 bytes]
- (hist) Real-time View Synthesis using Image Domain Warping [3,792 bytes]
- (hist) Streaming Layer Normalization in ITA (M/1-2S) [3,785 bytes]
- (hist) Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation [3,776 bytes]
- (hist) Efficient Implementation of an Active-Set QP Solver for FPGAs [3,774 bytes]
- (hist) High Speed FPGA Trigger Logic for Particle Physics Experiments [3,768 bytes]
- (hist) High-throughput Embedded System For Neurotechnology in collaboration with INI [3,763 bytes]
- (hist) Event-based navigation on autonomous nano-drones [3,759 bytes]
- (hist) Final Report [3,757 bytes]
- (hist) Wearable Smart Camera With Deep Learning Algorithms For Automatic Detecion [3,751 bytes]
- (hist) Template [3,720 bytes]
- (hist) GPT on the edge [3,702 bytes]
- (hist) LightProbe - Implementation of compressed-sensing algorithms [3,700 bytes]
- (hist) Sub-Noise Floor Channel Tracking [3,697 bytes]
- (hist) In-ear EEG signal acquisition [3,696 bytes]
- (hist) Freedom from Interference in Heterogeneous COTS SoCs [3,689 bytes]
- (hist) Adversarial Attacks Against Deep Neural Networks In Wearable Cameras [3,681 bytes]
- (hist) Realtime Gaze Tracking on Siracusa [3,669 bytes]
- (hist) A Novel Execution Scheme for Ultra-tiny CNNs Aboard Nano-UAVs [3,668 bytes]
- (hist) Switched Capacitor Based Bandgap-Reference [3,667 bytes]
- (hist) Design of Charge-Pump PLL in 22nm for 5G communication applications [3,666 bytes]
- (hist) Investigation of Redox Processes in CBRAM [3,664 bytes]
- (hist) Flexible Electronic Systems and Embedded Epidermal Devices [3,636 bytes]
- (hist) Machine Learning Assisted Direct Synthesis of Passive Networks [3,635 bytes]
- (hist) Analysis and Design of Power Efficient RF/ mm-Wave LC-tank Oscillator in 28nm for 5G communication applications [3,628 bytes]
- (hist) Modular Distributed Data Collection Platform [3,622 bytes]
- (hist) Writing a Hero runtime for EPAC (1-3S/B) [3,620 bytes]
- (hist) Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures [3,619 bytes]
- (hist) Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy [3,597 bytes]
- (hist) 3D Matrix Multiplication Unit for ITA (1S) [3,582 bytes]
- (hist) Efficient Banded Matrix Multiplication for Quantum Transport Simulations [3,572 bytes]
- (hist) NeuroSoC RISC-V Component (M/1-2S) [3,567 bytes]
- (hist) Hardware/software co-programming on the Parallella platform [3,565 bytes]
- (hist) Wearables for Sports and Life Enhancement [3,562 bytes]
- (hist) ASIC Implementation of High-Throughput Next Generation Turbo Decoders [3,562 bytes]
- (hist) Autonomous Mapping with Nano-Drones UWB and Novel Depth Sensors [3,559 bytes]
- (hist) Big Data Analytics Benchmarks for Ara [3,556 bytes]
- (hist) FFT HDL Code Generator for Multi-Antenna mmWave Communication [3,553 bytes]
- (hist) Ultra Low Power Conversion Circuit For Batteryless Applications [3,549 bytes]
- (hist) All the flavours of FFT on MemPool (1-2S/B) [3,536 bytes]
- (hist) Turbo Equalization for Cellular IoT [3,536 bytes]
- (hist) Indoor Positioning with Bluetooth [3,531 bytes]
- (hist) Gomeza old project4 [3,523 bytes]
- (hist) Runtime partitioning of L1 memory in Mempool (M) [3,522 bytes]
- (hist) Neural Recording Interface and Spike Sorting Algorithm [3,516 bytes]
- (hist) Real-Time Stereo to Multiview Conversion [3,509 bytes]
- (hist) SCMI Support for Power Controller Subsystem [3,507 bytes]
- (hist) FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things [3,491 bytes]
- (hist) Open Power-On Chip Controller Study and Integration [3,490 bytes]
- (hist) Wearables in Fashion [3,486 bytes]
- (hist) Resilient Brain-Inspired Hyperdimensional Computing Architectures [3,480 bytes]
- (hist) Zephyr RTOS on PULP [3,478 bytes]
- (hist) Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs [3,470 bytes]
- (hist) Routing 1000s of wires in Network-on-Chips (1-2S/M) [3,457 bytes]
- (hist) Infrared Wake Up Radio [3,454 bytes]
- (hist) Processing of 3D Micro-tomography data for Lithium Ion Batteries [3,438 bytes]
- (hist) Hyper Meccano: Acceleration of Hyperdimensional Computing [3,434 bytes]
- (hist) Cell Measurements for the 5G Internet of Things [3,433 bytes]
- (hist) Hardware Accelerator for Model Predictive Controller [3,433 bytes]
- (hist) Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment [3,425 bytes]
- (hist) Compiler Profiling and Optimizing [3,423 bytes]
- (hist) Charge and heat transport through graphene nanoribbon based devices [3,419 bytes]
- (hist) Real-time Linux on RISC-V [3,402 bytes]
- (hist) FPGA mapping of RPC DRAM [3,396 bytes]
- (hist) Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device [3,394 bytes]
- (hist) Low-power Clock Generation Solutions for 65nm Technology [3,387 bytes]
- (hist) Ab-initio Simulation of Strained Thermoelectric Materials [3,382 bytes]
- (hist) Accelerating Stencil Workloads on Snitch using ISSRs (1-2S/B) [3,375 bytes]
- (hist) Low-power chip-to-chip communication network [3,375 bytes]
- (hist) Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S) [3,370 bytes]
- (hist) Multi issue OoO Ariane Backend (M) [3,365 bytes]
- (hist) A Wireless Sensor Network for a Smart LED Lighting control [3,364 bytes]
- (hist) Next Generation Channel Decoder [3,360 bytes]
- (hist) Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S) [3,351 bytes]
- (hist) LTE IoT Network Synchronization [3,346 bytes]
- (hist) Linux Driver for fine-grain and low overhead access to on-chip performance counters [3,337 bytes]
- (hist) Simulation of Negative Capacitance Ferroelectric Transistor [3,335 bytes]
- (hist) Ultra-High-Efficiency Power Supply Management for Ultra-Low-Power Systems on Chip [3,329 bytes]
- (hist) VLSI Implementation of a 5G Ciphering Accelerator [3,312 bytes]
- (hist) Neural Recording Interface and Signal Processing [3,302 bytes]
- (hist) CLIC for the CVA6 [3,299 bytes]
- (hist) Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA) [3,265 bytes]
- (hist) Heterogeneous SoCs [3,257 bytes]
- (hist) FPGA Optimizations of Dense Binary Hyperdimensional Computing [3,251 bytes]
- (hist) Gomeza old project1 [3,251 bytes]
- (hist) Design of combined Ultrasound and Electromyography systems [3,250 bytes]
- (hist) High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT [3,248 bytes]
- (hist) Ultrasound-EMG combined hand gesture recognition [3,244 bytes]
- (hist) NORX - an AEAD algorithm for the CAESAR competition [3,243 bytes]
- (hist) Using Motion Sensors to Support Indoor Localization [3,236 bytes]
- (hist) Augmenting Our IPs with AXI Stream Extensions (M/1-2S) [3,235 bytes]
- (hist) IoT Turbo Decoder [3,235 bytes]
- (hist) FPGA Testbed Implementation for Bluetooth Indoor Positioning [3,221 bytes]
- (hist) Advanced EEG glasses [3,216 bytes]
- (hist) NextGenChannelDec [3,196 bytes]
- (hist) Thermal Control of Mobile Devices [3,195 bytes]
- (hist) PULP Freertos with LLVM [3,185 bytes]
- (hist) Bateryless Heart Rate Monitoring [3,181 bytes]
- (hist) Deep Learning for Brain-Computer Interface [3,180 bytes]
- (hist) Engineering For Kids [3,177 bytes]
- (hist) LightProbe - Frontend Firmware and Control Side Channel [3,177 bytes]
- (hist) Satellite Internet of Things [3,173 bytes]
- (hist) Implementation of a 2-D model for Li-ion batteries [3,173 bytes]
- (hist) Efficient TNN compression [3,170 bytes]
- (hist) Shared Correlation Accelerator for an RF SoC [3,167 bytes]
- (hist) Digital Beamforming for Ultrasound Imaging [3,167 bytes]
- (hist) EEG earbud [3,161 bytes]
- (hist) Channel Estimation for 5G Cellular IoT and Fast Fading Channels [3,153 bytes]
- (hist) Putting Together What Fits Together - GrÆStl [3,145 bytes]
- (hist) Ultrasound measurement of microbubble stiffness for in situ detection of protease activity in clinical settings [3,144 bytes]
- (hist) Autonomous Smart Watches: Hardware and Software Desing [3,139 bytes]
- (hist) Finite Element Simulations of Transistors for Quantum Computing [3,138 bytes]
- (hist) Enabling Efficient Systolic Execution on MemPool (M) [3,130 bytes]
- (hist) Real-Time Pedestrian Detection For Privacy Enhancement [3,130 bytes]
- (hist) Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device [3,114 bytes]
- (hist) Every individual on the planet should have a real chance to obtain personalized medical therapy [3,103 bytes]
- (hist) FPGA System Design for Computer Vision with Convolutional Neural Networks [3,100 bytes]
- (hist) Predict eye movement through brain activity [3,095 bytes]
- (hist) Vector Processor for In-Memory Computing [3,095 bytes]
- (hist) Development of an implantable Force sensor for orthopedic applications [3,092 bytes]
- (hist) High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT [3,091 bytes]
- (hist) Hardware Accelerated Derivative Pricing [3,088 bytes]
- (hist) Integration Of A Smart Vision System [3,086 bytes]
- (hist) Event-Driven Vision on an embedded platform [3,085 bytes]
- (hist) Ultrafast Medical Ultrasound imaging on a GPU [3,084 bytes]
- (hist) Investigation of Metal Diffusion in Oxides for CBRAM Applications [3,080 bytes]
- (hist) Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications [3,078 bytes]
- (hist) Efficient Search Design for Hyperdimensional Computing [3,062 bytes]
- (hist) Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control [3,058 bytes]
- (hist) Smart e-glasses for concealed recording of EEG signals [3,040 bytes]
- (hist) VLSI Implementation Polar Decoder using High Level Synthesis [3,039 bytes]
- (hist) A Flexible FPGA-Based Peripheral Platform Extending Linux-Capable Systems on Chip (1-3S/B) [3,038 bytes]
- (hist) Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control [3,027 bytes]
- (hist) VLSI Implementation of a Low-Complexity Channel Shortener for 2G EC-GSM-IoT and Evolved EDGE [3,001 bytes]
- (hist) Variability Tolerant Ultra Low Power Cluster [2,997 bytes]
- (hist) EEG-based drowsiness detection [2,995 bytes]
- (hist) Advanced Data Movers for Modern Neural Networks [2,983 bytes]
- (hist) Andrea Cossettini [2,977 bytes]
- (hist) Towards Self Sustainable UAVs [2,970 bytes]
- (hist) Designing a Power Management Unit for PULP SoCs [2,969 bytes]
- (hist) ASIC Development of 5G-NR LDPC Decoder [2,960 bytes]
- (hist) Evaluating An Ultra low Power Vision Node [2,958 bytes]
- (hist) High-Throughput Authenticated Encryption Architectures based on Block Ciphers [2,957 bytes]
- (hist) Radiation Testing of a PULP ASIC [2,955 bytes]
- (hist) Accelerators for object detection and tracking [2,947 bytes]
- (hist) Circuits and Systems for Nanoelectrode Array Biosensors [2,937 bytes]
- (hist) FPGA acceleration of ultrasound computed tomography for in vivo tumor screening [2,923 bytes]
- (hist) Optimizing the Pipeline in our Floating Point Architectures (1S) [2,922 bytes]
- (hist) An FPGA-Based Evaluation Platform for Mobile Communications [2,920 bytes]
- (hist) Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs) [2,916 bytes]
- (hist) Compressed Sensing Reconstruction on FPGA [2,916 bytes]
- (hist) Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M) [2,899 bytes]
- (hist) Hypervisor Extension for Ariane (M) [2,896 bytes]
- (hist) Kinetic Energy Harvesting For Autonomous Smart Watches [2,893 bytes]
- (hist) Wearable Ultrasound for Artery monitoring [2,884 bytes]
- (hist) Time Synchronization for 3G Mobile Communications [2,876 bytes]
- (hist) High-Speed SAR ADC for next generation wireless communication in 12nm FinFET [2,874 bytes]
- (hist) StoneEDGE: An EC-GSM-IoT and Evolved EDGE PHY ASIC [2,873 bytes]
- (hist) Developing High Efficiency Batteries for Electric Cars [2,871 bytes]
- (hist) Testbed Design for Self-sustainable IoT Sensors [2,870 bytes]
- (hist) Ultrasound High Speed Microbubble Tracking [2,861 bytes]
- (hist) Minimum Variance Beamforming for Wearable Ultrasound Probes [2,858 bytes]
- (hist) Signal-Processing and Data-Compression on Beaglebone Black used as embedded HPC-performance-monitoring device [2,851 bytes]
- (hist) Evolved EDGE Physical Layer Incremental Redundancy Architecture [2,848 bytes]
- (hist) Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S) [2,846 bytes]
- (hist) Computation of Phonon Bandstructure in III-V Nanostructures [2,836 bytes]
- (hist) Ternary Neural Networks for Face Recognition [2,831 bytes]
- (hist) Implementing Hibernation on the ARM Cortex M0 [2,831 bytes]
- (hist) An Energy Efficient Brain-Computer Interface using Mr.Wolf [2,830 bytes]
- (hist) Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B) [2,829 bytes]
- (hist) Next Generation Synchronization Signals [2,827 bytes]
- (hist) Ultra low power wearable ultrasound probe [2,821 bytes]
- (hist) Gomeza old project2 [2,821 bytes]
- (hist) Accelerator for Spatio-Temporal Video Filtering [2,819 bytes]
- (hist) Coherence-Capable Write-Back L1 Data Cache for Ariane (M) [2,818 bytes]
- (hist) Analog [2,818 bytes]
- (hist) Ultrasound Doppler system development [2,813 bytes]
- (hist) 3D Turbo Decoder ASIC Realization [2,810 bytes]
- (hist) Design of a 25 Gbps SerDes for optical chip-to-chip communication [2,809 bytes]
- (hist) Gomeza old project3 [2,806 bytes]
- (hist) Design of Streaming Data Platform for High-Speed ADC Data [2,801 bytes]
- (hist) Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication [2,801 bytes]
- (hist) Jammer Mitigation Meets Machine Learning [2,797 bytes]
- (hist) Automatic unplugging detection for Ultrasound probes [2,797 bytes]
- (hist) Resource Partitioning of RPC DRAM [2,796 bytes]
- (hist) Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA) [2,793 bytes]
- (hist) Wireless Communication Systems for the IoT [2,790 bytes]
- (hist) Design study of tunneling transistors based on a core/shell nanowire structures [2,789 bytes]
- (hist) Power Optimization in Multipliers [2,785 bytes]
- (hist) Smart Meters [2,783 bytes]
- (hist) Reading The GSM Beacon Carrier with OsmocomBB and stoneEDGE [2,783 bytes]
- (hist) CMOS power amplifier for field measurements in MRI systems [2,781 bytes]
- (hist) Spatio-Temporal Video Filtering [2,778 bytes]
- (hist) Design of MEMs Sensor Interface [2,771 bytes]
- (hist) Wireless EEG Acquisition and Processing [2,769 bytes]
- (hist) LightProbe - Design of a High-Speed Optical Link [2,767 bytes]
- (hist) Channel Estimation and Equalization for LTE Advanced [2,762 bytes]
- (hist) Accelerator for Boosted Binary Features [2,755 bytes]
- (hist) Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools [2,743 bytes]
- (hist) Quantum Transport Modeling of Interband Cascade Lasers (ICL) [2,742 bytes]
- (hist) Improved Reacquisition for the 5G Cellular IoT [2,733 bytes]
- (hist) Advanced 5G Repetition Combining [2,727 bytes]
- (hist) High performance continous-time Delta-Sigma ADC for biomedical applications [2,725 bytes]
- (hist) Quantum transport in 2D heterostructures [2,725 bytes]
- (hist) Analog Compute-in-Memory Accelerator Interface and Integration [2,712 bytes]
- (hist) Improving datarate and efficiency of ultra low power wearable ultrasound [2,711 bytes]
- (hist) Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B) [2,710 bytes]
- (hist) Simulation of Li-ion batteries and comparison with experimental data [2,705 bytes]
- (hist) On-chip clock synthesizer design and porting [2,703 bytes]
- (hist) Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces [2,702 bytes]
- (hist) Image Sensor Interface and Pre-processing [2,695 bytes]