Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 100 results in range #201 to #300.

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)

  1. Data Augmentation Techniques in Biosignal Classification
  2. Data Mapping for Unreliable Memories
  3. David J. Mack
  4. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  5. Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea
  6. Deep Convolutional Autoencoder for iEEG Signals
  7. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  8. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  9. Deep Learning Projects
  10. Deep Learning for Brain-Computer Interface
  11. Deep Unfolding of Iterative Optimization Algorithms
  12. Deep neural networks for seizure detection
  13. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  14. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  15. Design Review
  16. Design and Evaluation of a Small Size Avalanche Beacon
  17. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  18. Design and Implementation of Digital Spiking Neurons for Ultra-Low-Power In-Cluster Coprocessors
  19. Design and Implementation of a Convolutional Neural Network Accelerator ASIC
  20. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  21. Design and Implementation of a multi-mode multi-master I2C peripheral
  22. Design and Implementation of an Approximate Floating Point Unit
  23. Design and Implementation of ultra low power vision system
  24. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA
  25. Design and implementation of the front-end for a portable ionizing radiation detector
  26. Design of Charge-Pump PLL in 22nm for 5G communication applications
  27. Design of MEMs Sensor Interface
  28. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  29. Design of Scalable Event-driven Neural-Recording Digital Interface
  30. Design of State Retentive Flip-Flops
  31. Design of Streaming Data Platform for High-Speed ADC Data
  32. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  33. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  34. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  35. Design of a D-Band Variable Gain Amplifier for 6G Communication
  36. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  37. Design of a Fused Multiply Add Floating Point Unit
  38. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  39. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  40. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  41. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  42. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  43. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  44. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  45. Design of a VLIW processor architecture based on RISC-V
  46. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  47. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  48. Design of an LTE Module for the Internet of Things
  49. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  50. Design of combined Ultrasound and Electromyography systems
  51. Design of combined Ultrasound and PPG systems
  52. Design of low-offset dynamic comparators
  53. Design of low mismatch DAC used for VAD
  54. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  55. Design study of tunneling transistors based on a core/shell nanowire structures
  56. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  57. Designing a Power Management Unit for PULP SoCs
  58. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  59. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  60. Developing High Efficiency Batteries for Electric Cars
  61. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  62. Developing a small portable neutron detector for detecting smuggled nuclear material
  63. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)
  64. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  65. Development of a Rockfall Sensor Node
  66. Development of a fingertip blood pressure sensor
  67. Development of a syringe label reader for the neurocritical care unit
  68. Development of an efficient algorithm for quantum transport codes
  69. Development of an implantable Force sensor for orthopedic applications
  70. Development of statistics and contention monitoring unit for PULP
  71. Digital
  72. DigitalUltrasoundHead
  73. Digital Audio Interface for Smart Intensive Computing Triggering
  74. Digital Audio Processor for Cellular Applications
  75. Digital Beamforming for Ultrasound Imaging
  76. Digital Control of a DC/DC Buck Converter
  77. Digital Medical Ultrasound Imaging
  78. Digital Transmitter for Cellular IoT
  79. Digital Transmitter for Mobile Communications
  80. Digitally-Controlled Analog Subtractive Sound Synthesis
  81. EECIS
  82. EEG-based drowsiness detection
  83. EEG artifact detection for epilepsy monitoring
  84. EEG artifact detection with machine learning
  85. EEG earbud
  86. Edge Computing for Long-Term Wearable Biomedical Systems
  87. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  88. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  89. Efficient Implementation of an Active-Set QP Solver for FPGAs
  90. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  91. Efficient NB-IoT Uplink Design
  92. Efficient Search Design for Hyperdimensional Computing
  93. Efficient Synchronization of Manycore Systems (M/1S)
  94. Efficient TNN Inference on PULP Systems
  95. Efficient TNN compression
  96. Efficient collective communications in FlooNoC (1M)
  97. Electrically verifying a CMOS Multi-Modal Electrochemical, Impedance, and Optical Cellular Sensing Array for Massively Paralleled Exoelectrogen Screening
  98. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  99. Elliptic Curve Accelerator for zkSNARKs
  100. Embedded Artificial Intelligence:Systems And Applications

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)