Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 100 results in range #201 to #300.

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)

  1. DaCe on Snitch
  2. Data Augmentation Techniques in Biosignal Classification
  3. Data Mapping for Unreliable Memories
  4. David J. Mack
  5. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  6. Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea
  7. Deep Convolutional Autoencoder for iEEG Signals
  8. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  9. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  10. Deep Learning Projects
  11. Deep Learning for Brain-Computer Interface
  12. Deep Unfolding of Iterative Optimization Algorithms
  13. Deep neural networks for seizure detection
  14. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  15. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  16. Design Review
  17. Design and Evaluation of a Small Size Avalanche Beacon
  18. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  19. Design and Implementation of Digital Spiking Neurons for Ultra-Low-Power In-Cluster Coprocessors
  20. Design and Implementation of a Convolutional Neural Network Accelerator ASIC
  21. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  22. Design and Implementation of a multi-mode multi-master I2C peripheral
  23. Design and Implementation of an Approximate Floating Point Unit
  24. Design and Implementation of ultra low power vision system
  25. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA
  26. Design and implementation of the front-end for a portable ionizing radiation detector
  27. Design of Charge-Pump PLL in 22nm for 5G communication applications
  28. Design of MEMs Sensor Interface
  29. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  30. Design of Scalable Event-driven Neural-Recording Digital Interface
  31. Design of State Retentive Flip-Flops
  32. Design of Streaming Data Platform for High-Speed ADC Data
  33. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  34. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  35. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  36. Design of a D-Band Variable Gain Amplifier for 6G Communication
  37. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  38. Design of a Fused Multiply Add Floating Point Unit
  39. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  40. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  41. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  42. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  43. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  44. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  45. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  46. Design of a VLIW processor architecture based on RISC-V
  47. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  48. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  49. Design of an LTE Module for the Internet of Things
  50. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  51. Design of combined Ultrasound and Electromyography systems
  52. Design of combined Ultrasound and PPG systems
  53. Design of low-offset dynamic comparators
  54. Design of low mismatch DAC used for VAD
  55. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  56. Design study of tunneling transistors based on a core/shell nanowire structures
  57. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  58. Designing a Power Management Unit for PULP SoCs
  59. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  60. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  61. Developing High Efficiency Batteries for Electric Cars
  62. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  63. Developing a small portable neutron detector for detecting smuggled nuclear material
  64. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)
  65. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  66. Development of a Rockfall Sensor Node
  67. Development of a fingertip blood pressure sensor
  68. Development of a syringe label reader for the neurocritical care unit
  69. Development of an efficient algorithm for quantum transport codes
  70. Development of an implantable Force sensor for orthopedic applications
  71. Development of statistics and contention monitoring unit for PULP
  72. Digital
  73. DigitalUltrasoundHead
  74. Digital Audio Interface for Smart Intensive Computing Triggering
  75. Digital Audio Processor for Cellular Applications
  76. Digital Beamforming for Ultrasound Imaging
  77. Digital Control of a DC/DC Buck Converter
  78. Digital Medical Ultrasound Imaging
  79. Digital Transmitter for Cellular IoT
  80. Digital Transmitter for Mobile Communications
  81. Digitally-Controlled Analog Subtractive Sound Synthesis
  82. EECIS
  83. EEG-based drowsiness detection
  84. EEG artifact detection for epilepsy monitoring
  85. EEG artifact detection with machine learning
  86. EEG earbud
  87. Edge Computing for Long-Term Wearable Biomedical Systems
  88. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  89. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  90. Efficient Implementation of an Active-Set QP Solver for FPGAs
  91. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  92. Efficient NB-IoT Uplink Design
  93. Efficient Search Design for Hyperdimensional Computing
  94. Efficient Synchronization of Manycore Systems (M/1S)
  95. Efficient TNN Inference on PULP Systems
  96. Efficient TNN compression
  97. Efficient collective communications in FlooNoC (1M)
  98. Electrically verifying a CMOS Multi-Modal Electrochemical, Impedance, and Optical Cellular Sensing Array for Massively Paralleled Exoelectrogen Screening
  99. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  100. Elliptic Curve Accelerator for zkSNARKs

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)