Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 100 results in range #151 to #250.

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)

  1. CPS Software-Configurable State-Machine
  2. Cell-Free mmWave Massive MIMO Communication
  3. Cell Measurements for the 5G Internet of Things
  4. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core
  5. Change-based Evaluation of Convolutional Neural Networks
  6. Channel Decoding for TD-HSPA
  7. Channel Estimation and Equalization for LTE Advanced
  8. Channel Estimation for 3GPP TD-SCDMA
  9. Channel Estimation for 5G Cellular IoT and Fast Fading Channels
  10. Channel Estimation for TD-HSPA
  11. Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures
  12. Characterization techniques for silicon photonics-Lumiphase
  13. Charge and heat transport through graphene nanoribbon based devices
  14. Charging System for Implantable Electronics
  15. Christoph Keller
  16. Christoph Leitner
  17. Circuits and Systems for Nanoelectrode Array Biosensors
  18. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing
  19. Coding Guidelines
  20. Coherence-Capable Write-Back L1 Data Cache for Ariane (M)
  21. Combining Multi Sensor Imaging and Machine Learning for Robust Far-Field Vision
  22. Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation
  23. Compiler Profiling and Optimizing
  24. Completed
  25. Compressed Sensing Reconstruction on FPGA
  26. Compressed Sensing for Wireless Biosignal Monitoring
  27. Compressed Sensing vs JPEG
  28. Compression of Ultrasound data on FPGA
  29. Compression of iEEG Data
  30. Computation of Phonon Bandstructure in III-V Nanostructures
  31. Configurable Ultra Low Power LDO
  32. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices
  33. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection
  34. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients
  35. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device
  36. Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP
  37. Counter-based Fast Power Estimation using FPGAs (M/1-3S)
  38. Covariant Feature Detector on Parallel Ultra Low Power Architecture
  39. Creating A Boundry Scan Generator (1-3S/B/2-3G)
  40. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)
  41. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)
  42. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)
  43. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)
  44. Creating a HDMI Video Interface for PULP
  45. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)
  46. Cryptography
  47. Cycle-Accurate Event-Based Simulation of Snitch Core
  48. DC-DC Buck converter in 65nm CMOS
  49. DMA Streaming Co-processor
  50. DaCe on Snitch
  51. Data Augmentation Techniques in Biosignal Classification
  52. Data Mapping for Unreliable Memories
  53. David J. Mack
  54. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  55. Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea
  56. Deep Convolutional Autoencoder for iEEG Signals
  57. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  58. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  59. Deep Learning Projects
  60. Deep Learning for Brain-Computer Interface
  61. Deep Unfolding of Iterative Optimization Algorithms
  62. Deep neural networks for seizure detection
  63. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  64. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  65. Design Review
  66. Design and Evaluation of a Small Size Avalanche Beacon
  67. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  68. Design and Implementation of Digital Spiking Neurons for Ultra-Low-Power In-Cluster Coprocessors
  69. Design and Implementation of a Convolutional Neural Network Accelerator ASIC
  70. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  71. Design and Implementation of a multi-mode multi-master I2C peripheral
  72. Design and Implementation of an Approximate Floating Point Unit
  73. Design and Implementation of ultra low power vision system
  74. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA
  75. Design and implementation of the front-end for a portable ionizing radiation detector
  76. Design of Charge-Pump PLL in 22nm for 5G communication applications
  77. Design of MEMs Sensor Interface
  78. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  79. Design of Scalable Event-driven Neural-Recording Digital Interface
  80. Design of State Retentive Flip-Flops
  81. Design of Streaming Data Platform for High-Speed ADC Data
  82. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  83. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  84. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  85. Design of a D-Band Variable Gain Amplifier for 6G Communication
  86. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  87. Design of a Fused Multiply Add Floating Point Unit
  88. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  89. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  90. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  91. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  92. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  93. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  94. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  95. Design of a VLIW processor architecture based on RISC-V
  96. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  97. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  98. Design of an LTE Module for the Internet of Things
  99. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  100. Design of combined Ultrasound and Electromyography systems

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)