Personal tools

Orphaned pages

From iis-projects

Jump to: navigation, search

The following pages are not linked from or transcluded into other pages in iis-projects.

Showing below up to 230 results in range #501 to #730.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. Object Detection and Tracking on the Edge
  2. On-Board Software for PULP on a Satellite
  3. On-Device Federated Continual Learning on Nano-Drone Swarms
  4. On-Device Learnable Embeddings for Acoustic Environments
  5. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks
  6. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA)
  7. On-chip clock synthesizer design and porting
  8. On - Device Continual Learning for Seizure Detection on GAP9
  9. Online Learning of User Features (1S)
  10. OpenRISC SoC for Sensor Applications
  11. Open Power-On Chip Controller Study and Integration
  12. Optimal System Duty Cycling
  13. Optimal System Duty Cycling for a Mobile Health Platform
  14. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)
  15. Optimizing the Pipeline in our Floating Point Architectures (1S)
  16. Optogenetics And Game Theory Applied To Small Side Bird Using Smart Sensing
  17. Outdoor Precision Object Tracking for Rockfall Experiments
  18. PREM Intervals and Loop Tiling
  19. PREM Runtime Scheduling Policies
  20. PREM on PULP
  21. PULP-Shield for Autonomous UAV
  22. PULP Freertos with LLVM
  23. PULP in space - Fault Tolerant PULP System for Critical Space Applications
  24. PULPonFPGA: Hardware L2 Cache
  25. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions
  26. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB
  27. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker
  28. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory
  29. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache
  30. PULP’s CLIC extensions for fast interrupt handling
  31. PVT Dynamic Adaptation in PULPv3
  32. Palm size chip NMR
  33. Passive Radar for UAV Detection using Machine Learning
  34. Passive and Self Sustaining Receivers For On and Intra Body Communication For Wearable Sensors Networks
  35. Peak-to-average power Reduction
  36. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs
  37. Phase-change memory devices for emerging computing paradigms
  38. Physical Implementation of Ara, PULP's Vector Machine (1-2S)
  39. Physical Implementation of ITA (2S)
  40. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)
  41. Physical Layer Implementation of HSPA+ 4G Mobile Transceiver
  42. Positioning for the cellular Internet of Things
  43. Power Optimization in Multipliers
  44. Power Saver Mode for Cellular Internet of Things Receivers
  45. Practical Reconfigurable Intelligent Surfaces (RIS)
  46. Prasadar
  47. Praxisgerechte Berechnung von Switching Noise in VLSI-Schaltungen
  48. Precise Ultra-low-power Timer
  49. Predict eye movement through brain activity
  50. Predictable Execution on GPU Caches
  51. Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring
  52. Pretraining Foundational Models for EEG Signal Analysis Using Open Source Large Scale Datasets
  53. Probabilistic training algorithms for quantized neural networks
  54. Probing the limits of fake-quantised neural networks
  55. Processing of 3D Micro-tomography data for Lithium Ion Batteries
  56. Pulse Oximetry Fachpraktikum
  57. Putting Together What Fits Together - GrÆStl
  58. Quantum Key Secured 100 Gbit/s Payload Encryption and its High-Speed Network Interfaces
  59. Quantum Transport Modeling of Interband Cascade Lasers (ICL)
  60. Quantum transport in 2D heterostructures
  61. RISC-V base ISA for ultra-low-area cores (2-3G)
  62. RISC-V based Implementation of Secure Ranging According to IEEE 802.15.4z UWB
  63. RVfplib
  64. Radio Signal Direction Detection For Smart Glasses For Augmented Reality Applications
  65. Real-Time ECG Contractions Classification
  66. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex
  67. Real-Time Implementation of Quantum State Identification using an FPGA
  68. Real-Time Motor-Imagery Classification Using Neuromorphic Processor
  69. Real-Time Optical Flow Using Neural Networks
  70. Real-Time Pedestrian Detection For Privacy Enhancement
  71. Real-time Linux on RISC-V
  72. Real-time View Synthesis using Image Domain Warping
  73. Real-time eye movement analysis on a tablet computer
  74. Realtime Gaze Tracking on Siracusa
  75. Receiver design for the DigRF 4G high speed serial link
  76. Reconfigurability of SHA-3 candidates
  77. Reconfigurable Fully-Unrolled 2D-FFT Core Generator for Multi-Antenna mmWave Communication
  78. RedCap-5G for IOT application on prototype taped-out silicon
  79. Reliability by Switching the Embedded ISA in Ibex (1-2S/B/1M)
  80. Resilient Brain-Inspired Hyperdimensional Computing Architectures
  81. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)
  82. Resource Partitioning of Caches
  83. Resource Partitioning of RPC DRAM
  84. Rethinking our Convolutional Network Accelerator Architecture
  85. Routing 1000s of wires in Network-on-Chips (1-2S/M)
  86. Running Rust on PULP
  87. Runtime partitioning of L1 memory in Mempool (M)
  88. SCMI Support for Power Controller Subsystem
  89. SHAre - An application Specific Instruction Set Processor for SHA-2/3
  90. SSR combined with FREP in LLVM/Clang
  91. Satellite Internet of Things
  92. Scaleout Study on Interleaved Memory Transfers in Huge Manycore Systems with Multiple HBM Channels (M/1-3S)
  93. Scan Chain Fault Injection in a PULP SoC (1S)
  94. Scattering Networks for Scene Labeling
  95. Securing Block Ciphers against SCA and SIFA
  96. Self-Learning Drones based on Neural Networks
  97. Self-Supervised User Positioning in Cell-Free Massive MIMO Systems
  98. Self Aware Epilepsy Monitoring
  99. Semi-Custom Digital VLSI for Processing-in-Memory
  100. Sensor Fusion for Rockfall Sensor Node
  101. Serverless Benchmarks on RISC-V (M)
  102. Shared Correlation Accelerator for an RF SoC
  103. Short Range Radars For Biomedical Application
  104. Signal-Processing and Data-Compression on Beaglebone Black used as embedded HPC-performance-monitoring device
  105. Signal Acquisition and Clock Offset Compensation for High-Rate Pulse UWB PHYs
  106. Signal to Noise Ratio Estimation for 3G standards
  107. Simulation of 2D artificial cilia metasurface in COMSOL
  108. Simulation of Li-ion batteries and comparison with experimental data
  109. Simulation of Negative Capacitance Ferroelectric Transistor
  110. Single-Bit-Synapse Spiking Neural System-on-Chip
  111. Skin Coupling Media Characterization For Fitness Tracker Applications (1 B/S)
  112. Skin coupling media characterization for fitnesstracker applications (1 B/S)
  113. SmartRing
  114. Smart Agriculture System (1-2S)
  115. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 B/S)
  116. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 M 1-2B/S)
  117. Smart Googles for Visual In-Action Feedback in Ski Jumping (1 B/S)
  118. Smart Meters
  119. Smart Patch For Heath Care And Rehabilitation
  120. Smart Virtual Memory Sharing
  121. Smart Wearable System For Vital Sign Monitoring Exploiting On Board and Cloud Machine Learning
  122. Smart e-glasses for concealed recording of EEG signals
  123. Soft-Output Viterbi Equalizer as part of Evolved EDGE baseband ASIC
  124. Softmax for Transformers (M/1-2S)
  125. Software-Defined Paging in the Snitch Cluster (2-3S)
  126. Sound-Based Vehicle Classification and Counting (1-2S)
  127. Spatio-Temporal Video Filtering
  128. Spatz grows wings: Physical Implementation of a Vector-Powered Manycore System (2S)
  129. Spectrometry for Environmental Monitoring (1-2S/M)
  130. Spiking Neural Network for Autonomous Navigation
  131. Spiking Neural Network for Motor Function Decoding Based on Neural Dust
  132. Stand-Alone Edge Computing with GAP8
  133. Standard Cell Compatible Memory Array Design
  134. State-Saving @ NXP
  135. StoneEDGE: An EC-GSM-IoT and Evolved EDGE PHY ASIC
  136. Streaming Layer Normalization in ITA (M/1-2S)
  137. Structural Health Monitoring (SHM) System (1-2S/M)
  138. Students' Interanational Competitions: F1(AMZ), Swissloop, Educational Rockets
  139. Study and Development of Intelligent Capability for Small-Size UAVs
  140. Sub-Noise Floor Channel Tracking
  141. Sub Noise Floor Channel Estimation for the Cellular Internet of Things
  142. Subject specific embeddings for transfer learning in brain-computer interfaces
  143. Successive Approximation Register (SAR) ADC
  144. Successive Interference Cancellation for 3G Downlink
  145. Switched-capacitor power amplifier for IoT mobile communications: design of signal processing path
  146. Switched Capacitor Based Bandgap-Reference
  147. Synchronization and Power Control Concepts for 3GPP TD-SCDMA
  148. SystemVerilog formatter for our LowRISC-based guidelines (2-3G)
  149. System Emulation for AR and VR devices
  150. TCNs vs. LSTMs for Embedded Platforms
  151. Taping a Safer Silicon Implementation of Snitch (M/2-3S)
  152. Tbenz
  153. Telecommunications
  154. Template
  155. Ternary Neural Networks for Face Recognition
  156. Ternary Weights Engine For Efficient Many Channels Spike Sorting Applications
  157. Test page
  158. Test project
  159. Testbed Design for Self-sustainable IoT Sensors
  160. Thermal Control of Mobile Devices
  161. Through Wall Radar Imaging using Machine Learning
  162. Time Gain Compensation for Ultrasound Imaging
  163. Time Synchronization for 3G Mobile Communications
  164. Timing Channel Mitigations for RISC-V Cores
  165. Toward Superposition of Brain-Computer Interface Models
  166. Toward hyperdimensional active perception: learning compressed sensorimotor control by demonstration
  167. Towards Autonomous Navigation for Nano-Blimps
  168. Towards Flexible and Printable Wearables
  169. Towards Formal Verification of the iDMA Engine (1-3S/B)
  170. Towards Self-Sustainable Unmanned Aerial Vehicles
  171. Towards The Integration of E-skin into Prosthetic Devices
  172. Towards a High-performance Open-source Verification Suite for AXI-based Systems (M/1-3S/B)
  173. Towards a Technology-independent and Synthesizable AXI4 Performance Monitoring and Throttling Unit (1-2S)
  174. Towards global Brain-Computer Interfaces
  175. Towards the Ariane Desktop: Display Output for Ariane on FPGA under Linux (S/B/G)
  176. Trace Debugger for custom RISC-V Core
  177. Training and Deploying Next-Generation Quantized Neural Networks on Microcontrollers
  178. Transformer Deployment on Heterogeneous Many-Core Systems
  179. Transforming MemPool into a CGRA (M)
  180. Triple-Core PULPissimo
  181. Turbo Decoder Design for High Code Rates
  182. Turbo Equalization for Cellular IoT
  183. Ultra-High-Efficiency Power Supply Management for Ultra-Low-Power Systems on Chip
  184. Ultra-low power sampling front-end for acquisition of physiological signals
  185. Ultra-low power transceiver for implantable devices
  186. Ultra-wideband Concurrent Ranging
  187. Ultra Low-Power Oscillator
  188. Ultra Low Power Conversion Circuit For Batteryless Applications
  189. Ultra Low Power Wake Up Radio for Wireless Sensor Network
  190. Ultra low power wearable ultrasound probe
  191. Ultrafast Medical Ultrasound imaging on a GPU
  192. Ultrasound-EMG combined hand gesture recognition
  193. Ultrasound Doppler system development
  194. Ultrasound High Speed Microbubble Tracking
  195. Ultrasound Low power WiFi with IMX7
  196. Ultrasound based hand gesture recognition
  197. Ultrasound image data recycler
  198. Ultrasound measurement of microbubble stiffness for in situ detection of protease activity in clinical settings
  199. Ultrasound signal processing acceleration with CUDA
  200. Unconventional phase change memory device concepts for in-memory and neuromorphic computin
  201. Using Motion Sensors to Support Indoor Localization
  202. VLSI Design of an Asynchronous LDPC Decoder
  203. VLSI Implementation Polar Decoder using High Level Synthesis
  204. VLSI Implementation of a Systolic Array for LMMSE Detection in mmWave Massive MIMO-OFDM
  205. Variability Tolerant Ultra Low Power Cluster
  206. Vector-based Manycore HPC Cluster Exploration for 5G Communication Algorithm (1-2M)
  207. Vector-based Parallel Programming Optimization of Communication Algorithm (1-2S/B)
  208. Vector Processor for In-Memory Computing
  209. Versatile HW SW Digital PHY for inter chip communication
  210. Virtual Memory Ara
  211. Visualization of Neural Architecture Search Spaces
  212. Visualizing Functional Microbubbles using Ultrasound Imaging
  213. Wake Up Radio For Energy Efficient Communication System and IC Design
  214. Watchdog Timer for PULP
  215. Waterflow Monitoring with Doppler Ultrasound (1S)
  216. Weak-strong massive MIMO communication with low-resolution ADCs
  217. Wearable Smart Camera With Deep Learning Algorithms For Automatic Detecion
  218. Wearable Ultrasound for Artery monitoring
  219. Wearables for Sports and Life Enhancement
  220. Wearables in Fashion
  221. Weekly Reports
  222. Wiederverwendung (reuse) ganzer Funktionsblöcke beim VLSI-Entwurf
  223. Wireless Biomedical Signal Acquisition Device
  224. Wireless EEG Acquisition and Processing
  225. Wireless In Action Data Streaming in Ski Jumping (1 B/S)
  226. Wireless Sensing With Long Range Comminication (LoRa)
  227. Writing a Hero runtime for EPAC (1-3S/B)
  228. XNORLAX: Fused XNOR-LATCH Custom-Standard-Cell-Based Processing-in-Memory
  229. Zephyr RTOS on PULP
  230. Zero Power Touch Sensor and Reciever For Body Communication

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)