Personal tools

Pages with the most revisions

From iis-projects

Jump to: navigation, search

Showing below up to 250 results in range #101 to #350.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. Physical Implementation of Ara, PULP's Vector Machine (1-2S)‏‎ (14 revisions)
  2. Finite Element Simulations of Transistors for Quantum Computing‏‎ (14 revisions)
  3. High-speed Scene Labeling on FPGA‏‎ (14 revisions)
  4. PULP in space - Fault Tolerant PULP System for Critical Space Applications‏‎ (14 revisions)
  5. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)‏‎ (13 revisions)
  6. Efficient collective communications in FlooNoC (1M)‏‎ (13 revisions)
  7. Deep Learning for Brain-Computer Interface‏‎ (13 revisions)
  8. On-Board Software for PULP on a Satellite‏‎ (13 revisions)
  9. Neural Recording Interface and Signal Processing‏‎ (13 revisions)
  10. CLIC for the CVA6‏‎ (13 revisions)
  11. StoneEDGE: An EC-GSM-IoT and Evolved EDGE PHY ASIC‏‎ (13 revisions)
  12. Level Crossing ADC For a Many Channels Neural Recording Interface‏‎ (13 revisions)
  13. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT‏‎ (13 revisions)
  14. Towards global Brain-Computer Interfaces‏‎ (13 revisions)
  15. Integrated silicon photonic structures‏‎ (13 revisions)
  16. LAPACK/BLAS for FPGA‏‎ (13 revisions)
  17. Shared Correlation Accelerator for an RF SoC‏‎ (13 revisions)
  18. GUI-developement for an action-cam-based eye tracking device‏‎ (13 revisions)
  19. Turbo Equalization for Cellular IoT‏‎ (13 revisions)
  20. On-chip clock synthesizer design and porting‏‎ (13 revisions)
  21. Cycle-Accurate Event-Based Simulation of Snitch Core‏‎ (13 revisions)
  22. Gomeza old project1‏‎ (13 revisions)
  23. Online Learning of User Features (1S)‏‎ (13 revisions)
  24. MatPHY: An Open-Source Physical Layer Development Framework‏‎ (13 revisions)
  25. Acceleration and Transprecision‏‎ (13 revisions)
  26. A Wireless Sensor Network for a Smart LED Lighting control‏‎ (13 revisions)
  27. ASIC implementation of a beamspace massive MIMO-OFDM detector for 5G/6G‏‎ (13 revisions)
  28. ASIC implementation of an interpolation-based wideband massive MIMO detector‏‎ (12 revisions)
  29. PULPonFPGA: Hardware L2 Cache‏‎ (12 revisions)
  30. Spatio-Temporal Video Filtering‏‎ (12 revisions)
  31. A RISC-V ISA Extension for Pseudo Dual-Issue Monte Carlo in Snitch (1M/2S)‏‎ (12 revisions)
  32. Deep neural networks for seizure detection‏‎ (12 revisions)
  33. Sensor Fusion for Rockfall Sensor Node‏‎ (12 revisions)
  34. Hardware Accelerators for Lossless Quantized Deep Neural Networks‏‎ (12 revisions)
  35. Peak-to-average power Reduction‏‎ (12 revisions)
  36. Investigation of Quantization Strategies for Retentive Networks (1S)‏‎ (12 revisions)
  37. Digital Audio High Level Synthesis for FPGAs‏‎ (12 revisions - redirect page)
  38. Towards the Ariane Desktop: Display Output for Ariane on FPGA under Linux (S/B/G)‏‎ (12 revisions)
  39. BigPULP: Multicluster Synchronization Extensions‏‎ (12 revisions)
  40. Event-Driven Computing‏‎ (12 revisions)
  41. Bridging QuantLab with LPDNN‏‎ (12 revisions)
  42. Investigation of Redox Processes in CBRAM‏‎ (12 revisions)
  43. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (12 revisions)
  44. Scattering Networks for Scene Labeling‏‎ (12 revisions)
  45. Accelerating Matrix Multiplication on a 216-core MPSoC (1M)‏‎ (12 revisions)
  46. Event-Driven Convolutional Neural Network Modular Accelerator‏‎ (12 revisions)
  47. Signal-Processing and Data-Compression on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (12 revisions)
  48. Stand-Alone Edge Computing with GAP8‏‎ (12 revisions)
  49. Covariant Feature Detector on Parallel Ultra Low Power Architecture‏‎ (12 revisions)
  50. SmartRing‏‎ (12 revisions)
  51. Ultrasound Doppler system development‏‎ (12 revisions)
  52. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control‏‎ (12 revisions)
  53. Image and Video Processing‏‎ (12 revisions)
  54. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex‏‎ (12 revisions)
  55. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems‏‎ (12 revisions)
  56. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials‏‎ (12 revisions)
  57. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems‏‎ (12 revisions)
  58. Advanced EEG glasses‏‎ (11 revisions)
  59. Monocular Vision-based Object Following on Nano-size Robotic Blimp‏‎ (11 revisions)
  60. Timing Channel Mitigations for RISC-V Cores‏‎ (11 revisions)
  61. Pulse Oximetry Fachpraktikum‏‎ (11 revisions)
  62. Design of combined Ultrasound and Electromyography systems‏‎ (11 revisions)
  63. Baseband Processor Development for 4G IoT‏‎ (11 revisions)
  64. Evolved EDGE Physical Layer Incremental Redundancy Architecture‏‎ (11 revisions)
  65. Channel Estimation and Equalization for LTE Advanced‏‎ (11 revisions)
  66. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions‏‎ (11 revisions)
  67. Design and Implementation of a multi-mode multi-master I2C peripheral‏‎ (11 revisions)
  68. Design of combined Ultrasound and PPG systems‏‎ (11 revisions)
  69. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment‏‎ (11 revisions)
  70. FPGA-Based Digital Frontend for 3G Receivers‏‎ (11 revisions)
  71. Hardware Constrained Neural Architechture Search‏‎ (11 revisions)
  72. LightProbe - WIFI extension (PCB)‏‎ (11 revisions)
  73. Non-blocking Algorithms in Real-Time Operating Systems‏‎ (11 revisions)
  74. Audio Visual Speech Separation and Recognition (1S/1M)‏‎ (11 revisions)
  75. Energy-Efficient Brain-Inspired Hyperdimensional Computing‏‎ (11 revisions)
  76. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)‏‎ (11 revisions)
  77. Adaptively Controlled Hysteresis Curve Tracer For Polymer Ultrasonic Transducers (1 S/B)‏‎ (11 revisions - redirect page)
  78. Interference Cancellation for EC-GSM-IoT‏‎ (11 revisions)
  79. Design and Evaluation of a Small Size Avalanche Beacon‏‎ (11 revisions)
  80. Real-time Linux on RISC-V‏‎ (11 revisions)
  81. Towards Online Training of CNNs: Hebbian-Based Deep Learning‏‎ (11 revisions)
  82. FPGA System Design for Computer Vision with Convolutional Neural Networks‏‎ (11 revisions)
  83. Deep Learning-based Global Local Planner for Autonomous Nano-drones‏‎ (11 revisions)
  84. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications‏‎ (11 revisions)
  85. Self-Learning Drones based on Neural Networks‏‎ (11 revisions)
  86. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening‏‎ (11 revisions)
  87. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 M 1-2B/S)‏‎ (11 revisions)
  88. Minimum Variance Beamforming for Wearable Ultrasound Probes‏‎ (11 revisions)
  89. Hardware Acceleration‏‎ (11 revisions)
  90. LightProbe - Implementation of compressed-sensing algorithms‏‎ (10 revisions)
  91. Machine Learning for extracting Muscle features using Ultrasound‏‎ (10 revisions)
  92. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools‏‎ (10 revisions)
  93. Open Source Basestation for Evolved EDGE‏‎ (10 revisions - redirect page)
  94. Ultrasound based hand gesture recognition‏‎ (10 revisions)
  95. Robert Balas‏‎ (10 revisions)
  96. Visualizing Functional Microbubbles using Ultrasound Imaging‏‎ (10 revisions)
  97. Wearables in Fashion‏‎ (10 revisions)
  98. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB‏‎ (10 revisions)
  99. Enabling Standalone Operation‏‎ (10 revisions)
  100. Radiation Testing of a PULP ASIC‏‎ (10 revisions)
  101. GSM Voice Capacity Evolution - VAMOS‏‎ (10 revisions)
  102. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)‏‎ (10 revisions)
  103. Quest for the smallest Turing-complete core (2-3G)‏‎ (10 revisions - redirect page)
  104. Cell-Free mmWave Massive MIMO Communication‏‎ (10 revisions)
  105. A Wireless Sensor Network for HPC monitoring‏‎ (10 revisions)
  106. BigPULP: Shared Virtual Memory Multicluster Extensions‏‎ (10 revisions)
  107. Design of a VLIW processor architecture based on RISC-V‏‎ (10 revisions)
  108. MCU Bus and Memory Generator: implementation of a Highly Configurable bus and memory subsystem for a RISC-V based microcontroller.‏‎ (10 revisions)
  109. Cell Measurements for the 5G Internet of Things‏‎ (10 revisions)
  110. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces‏‎ (10 revisions)
  111. Event-Driven Vision on an embedded platform‏‎ (10 revisions)
  112. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)‏‎ (10 revisions)
  113. Design of Charge-Pump PLL in 22nm for 5G communication applications‏‎ (10 revisions)
  114. Time Gain Compensation for Ultrasound Imaging‏‎ (10 revisions)
  115. Gomeza old project3‏‎ (10 revisions)
  116. Wearable Ultrasound for Artery monitoring‏‎ (10 revisions)
  117. Self-Supervised User Positioning in Cell-Free Massive MIMO Systems‏‎ (10 revisions)
  118. SystemVerilog formatter for our LowRISC-based guidelines (2-3G)‏‎ (10 revisions)
  119. Implementation of an Accelerator for Retentive Networks (1-2S)‏‎ (10 revisions)
  120. All the flavours of FFT on MemPool (1-2S/B)‏‎ (10 revisions)
  121. Matteo Perotti‏‎ (10 revisions)
  122. Next Generation Synchronization Signals‏‎ (9 revisions)
  123. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration‏‎ (9 revisions)
  124. Machine Learning for extracting Muscle features using Ultrasound 2‏‎ (9 revisions)
  125. Karim Badawi‏‎ (9 revisions)
  126. Feature Extraction for Speech Recognition (1S)‏‎ (9 revisions)
  127. Quantum Key Secured 100 Gbit/s Payload Encryption and its High-Speed Network Interfaces‏‎ (9 revisions)
  128. Design and Implementation of an Approximate Floating Point Unit‏‎ (9 revisions)
  129. Knowledge Distillation for Embedded Machine Learning‏‎ (9 revisions)
  130. Hyper-Dimensional Computing Based Predictive Maintenance‏‎ (9 revisions)
  131. Efficient Implementation of an Active-Set QP Solver for FPGAs‏‎ (9 revisions)
  132. Deconvolution Accelerator for On-Chip Semi-Supervised Learning‏‎ (9 revisions)
  133. HERO: TLB Invalidation‏‎ (9 revisions)
  134. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory‏‎ (9 revisions)
  135. Hyper Meccano: Acceleration of Hyperdimensional Computing‏‎ (9 revisions)
  136. Design of a 25 Gbps SerDes for optical chip-to-chip communication‏‎ (9 revisions)
  137. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)‏‎ (9 revisions)
  138. Real-Time Pedestrian Detection For Privacy Enhancement‏‎ (9 revisions)
  139. Runtime partitioning of L1 memory in Mempool (M)‏‎ (9 revisions)
  140. Integrating Hardware Accelerators into Snitch‏‎ (9 revisions)
  141. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)‏‎ (9 revisions)
  142. Harald Kröll‏‎ (9 revisions)
  143. Improved Reacquisition for the 5G Cellular IoT‏‎ (9 revisions)
  144. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)‏‎ (9 revisions)
  145. Automatic unplugging detection for Ultrasound probes‏‎ (9 revisions)
  146. LTE-Advanced RF Front-end Design in 28nm CMOS Technology‏‎ (9 revisions)
  147. Ultrasound-EMG combined hand gesture recognition‏‎ (9 revisions)
  148. DC-DC Buck converter in 65nm CMOS‏‎ (9 revisions)
  149. Practical Reconfigurable Intelligent Surfaces (RIS)‏‎ (9 revisions)
  150. Energy Efficient SoCs‏‎ (9 revisions)
  151. Configurable Ultra Low Power LDO‏‎ (9 revisions)
  152. Gomeza old project2‏‎ (9 revisions)
  153. Real-time View Synthesis using Image Domain Warping‏‎ (9 revisions)
  154. Michael Rogenmoser‏‎ (9 revisions)
  155. A Multiview Synthesis Core in 65 nm CMOS‏‎ (9 revisions)
  156. OpenRISC SoC for Sensor Applications‏‎ (9 revisions)
  157. Improved State Estimation on PULP-based Nano-UAVs‏‎ (9 revisions)
  158. Freedom from Interference in Heterogeneous COTS SoCs‏‎ (9 revisions)
  159. Real-time eye movement analysis on a tablet computer‏‎ (9 revisions)
  160. Minimal Cost RISC-V core‏‎ (9 revisions)
  161. Hardware Accelerated Derivative Pricing‏‎ (9 revisions)
  162. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging‏‎ (9 revisions)
  163. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication‏‎ (9 revisions)
  164. Gomeza old project4‏‎ (9 revisions)
  165. Time and Frequency Synchronization in LTE Cat-0 Devices‏‎ (9 revisions)
  166. Extend the RI5CY core with priviledge extensions‏‎ (8 revisions)
  167. NVDLA meets PULP‏‎ (8 revisions)
  168. Hardware Accelerator Integration into Embedded Linux‏‎ (8 revisions)
  169. Ternary Weights Engine For Efficient Many Channels Spike Sorting Applications‏‎ (8 revisions)
  170. A Unified Compute Kernel Library for Snitch (1-2S)‏‎ (8 revisions)
  171. Audio Video Preprocessing In Parallel Ultra Low Power Platform‏‎ (8 revisions)
  172. Sandro Belfanti‏‎ (8 revisions)
  173. Low-Power Environmental Sensing‏‎ (8 revisions)
  174. Ultra Low-Power Oscillator‏‎ (8 revisions)
  175. Implementation of a Cache Reliability Mechanism (1S/M)‏‎ (8 revisions)
  176. Learning at the Edge with Hardware-Aware Algorithms‏‎ (8 revisions)
  177. Evaluating SoA Post-Training Quantization Algorithms‏‎ (8 revisions)
  178. Semi-Custom Digital VLSI for Processing-in-Memory‏‎ (8 revisions)
  179. Investigation of Metal Diffusion in Oxides for CBRAM Applications‏‎ (8 revisions)
  180. Machine Learning on Ultrasound Images‏‎ (8 revisions)
  181. Weekly Reports‏‎ (8 revisions)
  182. Analog Compute-in-Memory Accelerator Interface and Integration‏‎ (8 revisions)
  183. (M/1-2S): A Snitch-based Compute Accelerator for HERO‏‎ (8 revisions - redirect page)
  184. Towards a Technology-independent and Synthesizable AXI4 Performance Monitoring and Throttling Unit (1-2S)‏‎ (8 revisions)
  185. Pirmin Vogel‏‎ (8 revisions)
  186. ISA extensions in the Snitch Processor for Signal Processing (M)‏‎ (8 revisions)
  187. An FPGA-Based Evaluation Platform for Mobile Communications‏‎ (8 revisions)
  188. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker‏‎ (8 revisions)
  189. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification‏‎ (8 revisions)
  190. Flexible Electronic Systems and Epidermal Devices‏‎ (8 revisions - redirect page)
  191. Implementing Hibernation on the ARM Cortex M0‏‎ (8 revisions)
  192. Evaluating the RiscV Architecture‏‎ (8 revisions)
  193. A RISC-V fault-tolerant many-core accelerator for 5G Non-Terrestrial Networks (1-2S/B)‏‎ (8 revisions)
  194. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs‏‎ (8 revisions)
  195. Manycore System on FPGA (M/S/G)‏‎ (8 revisions)
  196. Multi issue OoO Ariane Backend (M)‏‎ (8 revisions)
  197. PREM Runtime Scheduling Policies‏‎ (8 revisions)
  198. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC‏‎ (8 revisions)
  199. BCI-controlled Drone‏‎ (8 revisions)
  200. Fast Wakeup From Deep Sleep State‏‎ (8 revisions)
  201. Streaming Layer Normalization in ITA (M/1-2S)‏‎ (8 revisions)
  202. Wireless EEG Acquisition and Processing‏‎ (8 revisions)
  203. Modular Distributed Data Collection Platform‏‎ (8 revisions)
  204. Hypervisor Extension for Ariane (M)‏‎ (8 revisions)
  205. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)‏‎ (8 revisions)
  206. SCMI Support for Power Controller Subsystem‏‎ (8 revisions)
  207. Linux Driver for fine-grain and low overhead access to on-chip performance counters‏‎ (8 revisions)
  208. Deep Convolutional Autoencoder for iEEG Signals‏‎ (8 revisions)
  209. Development of a fingertip blood pressure sensor‏‎ (8 revisions)
  210. Hardware/software co-programming on the Parallella platform‏‎ (8 revisions)
  211. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)‏‎ (8 revisions)
  212. Fault-Tolerant Floating-Point Units (M)‏‎ (8 revisions)
  213. ASIC Implementation of Jammer Mitigation‏‎ (8 revisions)
  214. Physical Implementation of ITA (2S)‏‎ (8 revisions)
  215. ASIC Implementation of a Low-Power mmWave Massive MIMO Equalizer with a Custom Number Format‏‎ (8 revisions)
  216. OTDOA Positioning for LTE Cat-M‏‎ (8 revisions)
  217. Resource Partitioning of RPC DRAM‏‎ (8 revisions)
  218. A Trustworthy Three-Factor Authentication System‏‎ (8 revisions)
  219. Object Detection and Tracking on the Edge‏‎ (8 revisions)
  220. A computational memory unit using phase-change memory devices‏‎ (8 revisions)
  221. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)‏‎ (8 revisions)
  222. EvalEDGE: A 2G Cellular Transceiver FMC‏‎ (8 revisions)
  223. EEG earbud‏‎ (7 revisions)
  224. Development of statistics and contention monitoring unit for PULP‏‎ (7 revisions)
  225. SW/HW Predictability and Security‏‎ (7 revisions)
  226. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)‏‎ (7 revisions)
  227. Sub Noise Floor Channel Estimation for the Cellular Internet of Things‏‎ (7 revisions)
  228. Gomeza old project5‏‎ (7 revisions)
  229. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core‏‎ (7 revisions)
  230. Charging System for Implantable Electronics‏‎ (7 revisions)
  231. Physical Layer Implementation of HSPA+ 4G Mobile Transceiver‏‎ (7 revisions)
  232. Zephyr RTOS on PULP‏‎ (7 revisions)
  233. RVfplib‏‎ (7 revisions)
  234. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)‏‎ (7 revisions)
  235. Transforming MemPool into a CGRA (M)‏‎ (7 revisions)
  236. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients‏‎ (7 revisions)
  237. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT‏‎ (7 revisions)
  238. Putting Together What Fits Together - GrÆStl‏‎ (7 revisions)
  239. FFT HDL Code Generator for Multi-Antenna mmWave Communication‏‎ (7 revisions)
  240. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)‏‎ (7 revisions)
  241. System Analysis and VLSI Design of NB-IoT Baseband Processing‏‎ (7 revisions)
  242. Bateryless Heart Rate Monitoring‏‎ (7 revisions)
  243. ISA extensions in the Snitch Processor for Signal Processing (1M)‏‎ (7 revisions)
  244. Predictable Execution‏‎ (7 revisions)
  245. Satellite Internet of Things‏‎ (7 revisions)
  246. Mauro Salomon‏‎ (7 revisions)
  247. A RISC-V ISA Extension for Scalar Chaining in Snitch (M)‏‎ (7 revisions)
  248. Compressed Sensing for Wireless Biosignal Monitoring‏‎ (7 revisions)
  249. Outdoor Precision Object Tracking for Rockfall Experiments‏‎ (7 revisions)
  250. Spiking Neural Network for Autonomous Navigation‏‎ (7 revisions)

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)