Personal tools

Pages with the most revisions

From iis-projects

Jump to: navigation, search

Showing below up to 250 results in range #51 to #300.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration‏‎ (20 revisions)
  2. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA‏‎ (20 revisions)
  3. Accelerator for Boosted Binary Features‏‎ (20 revisions)
  4. Accelerator for Spatio-Temporal Video Filtering‏‎ (20 revisions)
  5. FFT-based Convolutional Network Accelerator‏‎ (19 revisions)
  6. Trace Debugger for custom RISC-V Core‏‎ (19 revisions)
  7. Wireless Communication Systems for the IoT‏‎ (19 revisions)
  8. PULP’s CLIC extensions for fast interrupt handling‏‎ (19 revisions)
  9. 4th Generation Synchronization‏‎ (19 revisions)
  10. VLSI Implementation of a Low-Complexity Channel Shortener for 2G EC-GSM-IoT and Evolved EDGE‏‎ (18 revisions)
  11. Improving Scene Labeling with Hyperspectral Data‏‎ (18 revisions)
  12. Flexfloat DL Training Framework‏‎ (18 revisions)
  13. David J. Mack‏‎ (18 revisions)
  14. Mapping Networks on Reconfigurable Binary Engine Accelerator‏‎ (18 revisions)
  15. ASIC Implementation of High-Throughput Next Generation Turbo Decoders‏‎ (18 revisions)
  16. Baseband Meets CPU‏‎ (17 revisions)
  17. Nanoscale Hybrid III-V Plasmonic Laser for Low-Power Photonic ICs‏‎ (17 revisions)
  18. Energy Efficient AXI Interface to Serial Link Physical Layer‏‎ (17 revisions)
  19. Fast Accelerator Context Switch for PULP‏‎ (17 revisions)
  20. Streaming Integer Extensions for Snitch (M)‏‎ (17 revisions - redirect page)
  21. Energy Efficient Circuits and IoT Systems Group‏‎ (17 revisions)
  22. Compressed Sensing vs JPEG‏‎ (17 revisions)
  23. A Snitch-based Compute Accelerator for HERO‏‎ (17 revisions)
  24. BLISS - Battery-Less Identification System for Security‏‎ (17 revisions)
  25. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core‏‎ (17 revisions)
  26. Heterogeneous SoCs‏‎ (16 revisions)
  27. Optimal System Duty Cycling for a Mobile Health Platform‏‎ (16 revisions)
  28. LightProbe‏‎ (16 revisions)
  29. Wireless In Action Data Streaming in Ski Jumping (1 B/S)‏‎ (16 revisions)
  30. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications‏‎ (16 revisions)
  31. 3D Turbo Decoder ASIC Realization‏‎ (16 revisions)
  32. Rethinking our Convolutional Network Accelerator Architecture‏‎ (16 revisions)
  33. Completed‏‎ (15 revisions)
  34. Active-Set QP Solver on FPGA‏‎ (15 revisions)
  35. Digital Transmitter for Mobile Communications‏‎ (15 revisions)
  36. PULP-Shield for Autonomous UAV‏‎ (15 revisions)
  37. Vector Processor for In-Memory Computing‏‎ (15 revisions)
  38. Elliptic Curve Accelerator for zkSNARKs‏‎ (15 revisions)
  39. Big Data Analytics Benchmarks for Ara‏‎ (15 revisions)
  40. Digital Beamforming for Ultrasound Imaging‏‎ (15 revisions)
  41. DMA Streaming Co-processor‏‎ (15 revisions)
  42. Advanced 5G Repetition Combining‏‎ (15 revisions)
  43. Design of an LTE Module for the Internet of Things‏‎ (15 revisions)
  44. Application Specific Frequency Synthesizers (Analog/Digital PLLs)‏‎ (14 revisions)
  45. Ultra low power wearable ultrasound probe‏‎ (14 revisions)
  46. ASIC Design of a Gaussian Message Passing Processor‏‎ (14 revisions)
  47. Beamspace processing for 5G mmWave massive MIMO on GPU‏‎ (14 revisions)
  48. HW/SW Safety and Security‏‎ (14 revisions)
  49. Adaptively Controlled Polarization And Hysteresis Curve Tracing For Polymer Piezoelectrics (1 S/B)‏‎ (14 revisions)
  50. Physical Implementation of Ara, PULP's Vector Machine (1-2S)‏‎ (14 revisions)
  51. Heroino: Design of the next CORE-V Microcontroller‏‎ (14 revisions)
  52. PULP in space - Fault Tolerant PULP System for Critical Space Applications‏‎ (14 revisions)
  53. Finite Element Simulations of Transistors for Quantum Computing‏‎ (14 revisions)
  54. High-speed Scene Labeling on FPGA‏‎ (14 revisions)
  55. StoneEDGE: An EC-GSM-IoT and Evolved EDGE PHY ASIC‏‎ (13 revisions)
  56. Deep Learning for Brain-Computer Interface‏‎ (13 revisions)
  57. Efficient collective communications in FlooNoC (1M)‏‎ (13 revisions)
  58. Towards global Brain-Computer Interfaces‏‎ (13 revisions)
  59. CLIC for the CVA6‏‎ (13 revisions)
  60. Level Crossing ADC For a Many Channels Neural Recording Interface‏‎ (13 revisions)
  61. Shared Correlation Accelerator for an RF SoC‏‎ (13 revisions)
  62. Turbo Equalization for Cellular IoT‏‎ (13 revisions)
  63. On-chip clock synthesizer design and porting‏‎ (13 revisions)
  64. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT‏‎ (13 revisions)
  65. Integrated silicon photonic structures‏‎ (13 revisions)
  66. LAPACK/BLAS for FPGA‏‎ (13 revisions)
  67. GUI-developement for an action-cam-based eye tracking device‏‎ (13 revisions)
  68. Online Learning of User Features (1S)‏‎ (13 revisions)
  69. Cycle-Accurate Event-Based Simulation of Snitch Core‏‎ (13 revisions)
  70. Gomeza old project1‏‎ (13 revisions)
  71. MatPHY: An Open-Source Physical Layer Development Framework‏‎ (13 revisions)
  72. Acceleration and Transprecision‏‎ (13 revisions)
  73. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)‏‎ (13 revisions)
  74. On-Board Software for PULP on a Satellite‏‎ (13 revisions)
  75. A Wireless Sensor Network for a Smart LED Lighting control‏‎ (13 revisions)
  76. Neural Recording Interface and Signal Processing‏‎ (13 revisions)
  77. ASIC implementation of a beamspace massive MIMO-OFDM detector for 5G/6G‏‎ (13 revisions)
  78. ASIC implementation of an interpolation-based wideband massive MIMO detector‏‎ (12 revisions)
  79. Peak-to-average power Reduction‏‎ (12 revisions)
  80. Sensor Fusion for Rockfall Sensor Node‏‎ (12 revisions)
  81. A RISC-V ISA Extension for Pseudo Dual-Issue Monte Carlo in Snitch (1M/2S)‏‎ (12 revisions)
  82. Deep neural networks for seizure detection‏‎ (12 revisions)
  83. Hardware Accelerators for Lossless Quantized Deep Neural Networks‏‎ (12 revisions)
  84. Towards the Ariane Desktop: Display Output for Ariane on FPGA under Linux (S/B/G)‏‎ (12 revisions)
  85. Investigation of Quantization Strategies for Retentive Networks (1S)‏‎ (12 revisions)
  86. Digital Audio High Level Synthesis for FPGAs‏‎ (12 revisions - redirect page)
  87. Scattering Networks for Scene Labeling‏‎ (12 revisions)
  88. Signal-Processing and Data-Compression on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (12 revisions)
  89. Stand-Alone Edge Computing with GAP8‏‎ (12 revisions)
  90. BigPULP: Multicluster Synchronization Extensions‏‎ (12 revisions)
  91. Event-Driven Computing‏‎ (12 revisions)
  92. Bridging QuantLab with LPDNN‏‎ (12 revisions)
  93. Investigation of Redox Processes in CBRAM‏‎ (12 revisions)
  94. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (12 revisions)
  95. SmartRing‏‎ (12 revisions)
  96. Ultrasound Doppler system development‏‎ (12 revisions)
  97. Accelerating Matrix Multiplication on a 216-core MPSoC (1M)‏‎ (12 revisions)
  98. Event-Driven Convolutional Neural Network Modular Accelerator‏‎ (12 revisions)
  99. Covariant Feature Detector on Parallel Ultra Low Power Architecture‏‎ (12 revisions)
  100. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex‏‎ (12 revisions)
  101. PULPonFPGA: Hardware L2 Cache‏‎ (12 revisions)
  102. Image and Video Processing‏‎ (12 revisions)
  103. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control‏‎ (12 revisions)
  104. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems‏‎ (12 revisions)
  105. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials‏‎ (12 revisions)
  106. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems‏‎ (12 revisions)
  107. Spatio-Temporal Video Filtering‏‎ (12 revisions)
  108. Advanced EEG glasses‏‎ (11 revisions)
  109. Design of combined Ultrasound and Electromyography systems‏‎ (11 revisions)
  110. Baseband Processor Development for 4G IoT‏‎ (11 revisions)
  111. Evolved EDGE Physical Layer Incremental Redundancy Architecture‏‎ (11 revisions)
  112. Channel Estimation and Equalization for LTE Advanced‏‎ (11 revisions)
  113. Design and Implementation of a multi-mode multi-master I2C peripheral‏‎ (11 revisions)
  114. Design of combined Ultrasound and PPG systems‏‎ (11 revisions)
  115. Non-blocking Algorithms in Real-Time Operating Systems‏‎ (11 revisions)
  116. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment‏‎ (11 revisions)
  117. Hardware Constrained Neural Architechture Search‏‎ (11 revisions)
  118. FPGA-Based Digital Frontend for 3G Receivers‏‎ (11 revisions)
  119. LightProbe - WIFI extension (PCB)‏‎ (11 revisions)
  120. Audio Visual Speech Separation and Recognition (1S/1M)‏‎ (11 revisions)
  121. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)‏‎ (11 revisions)
  122. Adaptively Controlled Hysteresis Curve Tracer For Polymer Ultrasonic Transducers (1 S/B)‏‎ (11 revisions - redirect page)
  123. Energy-Efficient Brain-Inspired Hyperdimensional Computing‏‎ (11 revisions)
  124. Towards Online Training of CNNs: Hebbian-Based Deep Learning‏‎ (11 revisions)
  125. Real-time Linux on RISC-V‏‎ (11 revisions)
  126. Interference Cancellation for EC-GSM-IoT‏‎ (11 revisions)
  127. Design and Evaluation of a Small Size Avalanche Beacon‏‎ (11 revisions)
  128. Self-Learning Drones based on Neural Networks‏‎ (11 revisions)
  129. FPGA System Design for Computer Vision with Convolutional Neural Networks‏‎ (11 revisions)
  130. Deep Learning-based Global Local Planner for Autonomous Nano-drones‏‎ (11 revisions)
  131. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications‏‎ (11 revisions)
  132. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 M 1-2B/S)‏‎ (11 revisions)
  133. Timing Channel Mitigations for RISC-V Cores‏‎ (11 revisions)
  134. Pulse Oximetry Fachpraktikum‏‎ (11 revisions)
  135. Minimum Variance Beamforming for Wearable Ultrasound Probes‏‎ (11 revisions)
  136. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening‏‎ (11 revisions)
  137. Monocular Vision-based Object Following on Nano-size Robotic Blimp‏‎ (11 revisions)
  138. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions‏‎ (11 revisions)
  139. Hardware Acceleration‏‎ (11 revisions)
  140. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools‏‎ (10 revisions)
  141. LightProbe - Implementation of compressed-sensing algorithms‏‎ (10 revisions)
  142. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB‏‎ (10 revisions)
  143. Radiation Testing of a PULP ASIC‏‎ (10 revisions)
  144. Enabling Standalone Operation‏‎ (10 revisions)
  145. Quest for the smallest Turing-complete core (2-3G)‏‎ (10 revisions - redirect page)
  146. GSM Voice Capacity Evolution - VAMOS‏‎ (10 revisions)
  147. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)‏‎ (10 revisions)
  148. MCU Bus and Memory Generator: implementation of a Highly Configurable bus and memory subsystem for a RISC-V based microcontroller.‏‎ (10 revisions)
  149. Time Gain Compensation for Ultrasound Imaging‏‎ (10 revisions)
  150. A Wireless Sensor Network for HPC monitoring‏‎ (10 revisions)
  151. Cell-Free mmWave Massive MIMO Communication‏‎ (10 revisions)
  152. Design of a VLIW processor architecture based on RISC-V‏‎ (10 revisions)
  153. BigPULP: Shared Virtual Memory Multicluster Extensions‏‎ (10 revisions)
  154. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)‏‎ (10 revisions)
  155. Cell Measurements for the 5G Internet of Things‏‎ (10 revisions)
  156. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces‏‎ (10 revisions)
  157. SystemVerilog formatter for our LowRISC-based guidelines (2-3G)‏‎ (10 revisions)
  158. Wearable Ultrasound for Artery monitoring‏‎ (10 revisions)
  159. Self-Supervised User Positioning in Cell-Free Massive MIMO Systems‏‎ (10 revisions)
  160. Design of Charge-Pump PLL in 22nm for 5G communication applications‏‎ (10 revisions)
  161. Event-Driven Vision on an embedded platform‏‎ (10 revisions)
  162. Gomeza old project3‏‎ (10 revisions)
  163. Matteo Perotti‏‎ (10 revisions)
  164. Open Source Basestation for Evolved EDGE‏‎ (10 revisions - redirect page)
  165. Ultrasound based hand gesture recognition‏‎ (10 revisions)
  166. Implementation of an Accelerator for Retentive Networks (1-2S)‏‎ (10 revisions)
  167. Robert Balas‏‎ (10 revisions)
  168. Machine Learning for extracting Muscle features using Ultrasound‏‎ (10 revisions)
  169. Visualizing Functional Microbubbles using Ultrasound Imaging‏‎ (10 revisions)
  170. All the flavours of FFT on MemPool (1-2S/B)‏‎ (10 revisions)
  171. Wearables in Fashion‏‎ (10 revisions)
  172. Machine Learning for extracting Muscle features using Ultrasound 2‏‎ (9 revisions)
  173. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration‏‎ (9 revisions)
  174. Quantum Key Secured 100 Gbit/s Payload Encryption and its High-Speed Network Interfaces‏‎ (9 revisions)
  175. Karim Badawi‏‎ (9 revisions)
  176. Feature Extraction for Speech Recognition (1S)‏‎ (9 revisions)
  177. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory‏‎ (9 revisions)
  178. Design and Implementation of an Approximate Floating Point Unit‏‎ (9 revisions)
  179. Real-Time Pedestrian Detection For Privacy Enhancement‏‎ (9 revisions)
  180. Knowledge Distillation for Embedded Machine Learning‏‎ (9 revisions)
  181. Hyper-Dimensional Computing Based Predictive Maintenance‏‎ (9 revisions)
  182. Deconvolution Accelerator for On-Chip Semi-Supervised Learning‏‎ (9 revisions)
  183. Efficient Implementation of an Active-Set QP Solver for FPGAs‏‎ (9 revisions)
  184. Runtime partitioning of L1 memory in Mempool (M)‏‎ (9 revisions)
  185. HERO: TLB Invalidation‏‎ (9 revisions)
  186. Hyper Meccano: Acceleration of Hyperdimensional Computing‏‎ (9 revisions)
  187. Design of a 25 Gbps SerDes for optical chip-to-chip communication‏‎ (9 revisions)
  188. Ultrasound-EMG combined hand gesture recognition‏‎ (9 revisions)
  189. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)‏‎ (9 revisions)
  190. Practical Reconfigurable Intelligent Surfaces (RIS)‏‎ (9 revisions)
  191. Harald Kröll‏‎ (9 revisions)
  192. OpenRISC SoC for Sensor Applications‏‎ (9 revisions)
  193. Integrating Hardware Accelerators into Snitch‏‎ (9 revisions)
  194. Real-time View Synthesis using Image Domain Warping‏‎ (9 revisions)
  195. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)‏‎ (9 revisions)
  196. Improved Reacquisition for the 5G Cellular IoT‏‎ (9 revisions)
  197. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)‏‎ (9 revisions)
  198. Automatic unplugging detection for Ultrasound probes‏‎ (9 revisions)
  199. Real-time eye movement analysis on a tablet computer‏‎ (9 revisions)
  200. LTE-Advanced RF Front-end Design in 28nm CMOS Technology‏‎ (9 revisions)
  201. Michael Rogenmoser‏‎ (9 revisions)
  202. DC-DC Buck converter in 65nm CMOS‏‎ (9 revisions)
  203. Gomeza old project2‏‎ (9 revisions)
  204. Time and Frequency Synchronization in LTE Cat-0 Devices‏‎ (9 revisions)
  205. Energy Efficient SoCs‏‎ (9 revisions)
  206. Configurable Ultra Low Power LDO‏‎ (9 revisions)
  207. A Multiview Synthesis Core in 65 nm CMOS‏‎ (9 revisions)
  208. Minimal Cost RISC-V core‏‎ (9 revisions)
  209. Freedom from Interference in Heterogeneous COTS SoCs‏‎ (9 revisions)
  210. Next Generation Synchronization Signals‏‎ (9 revisions)
  211. Improved State Estimation on PULP-based Nano-UAVs‏‎ (9 revisions)
  212. Hardware Accelerated Derivative Pricing‏‎ (9 revisions)
  213. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging‏‎ (9 revisions)
  214. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication‏‎ (9 revisions)
  215. Gomeza old project4‏‎ (9 revisions)
  216. Extend the RI5CY core with priviledge extensions‏‎ (8 revisions)
  217. Hardware Accelerator Integration into Embedded Linux‏‎ (8 revisions)
  218. Towards a Technology-independent and Synthesizable AXI4 Performance Monitoring and Throttling Unit (1-2S)‏‎ (8 revisions)
  219. Weekly Reports‏‎ (8 revisions)
  220. A Unified Compute Kernel Library for Snitch (1-2S)‏‎ (8 revisions)
  221. Pirmin Vogel‏‎ (8 revisions)
  222. Machine Learning on Ultrasound Images‏‎ (8 revisions)
  223. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker‏‎ (8 revisions)
  224. Implementation of a Cache Reliability Mechanism (1S/M)‏‎ (8 revisions)
  225. Audio Video Preprocessing In Parallel Ultra Low Power Platform‏‎ (8 revisions)
  226. Learning at the Edge with Hardware-Aware Algorithms‏‎ (8 revisions)
  227. Evaluating SoA Post-Training Quantization Algorithms‏‎ (8 revisions)
  228. Investigation of Metal Diffusion in Oxides for CBRAM Applications‏‎ (8 revisions)
  229. (M/1-2S): A Snitch-based Compute Accelerator for HERO‏‎ (8 revisions - redirect page)
  230. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs‏‎ (8 revisions)
  231. Analog Compute-in-Memory Accelerator Interface and Integration‏‎ (8 revisions)
  232. PREM Runtime Scheduling Policies‏‎ (8 revisions)
  233. ISA extensions in the Snitch Processor for Signal Processing (M)‏‎ (8 revisions)
  234. Multi issue OoO Ariane Backend (M)‏‎ (8 revisions)
  235. An FPGA-Based Evaluation Platform for Mobile Communications‏‎ (8 revisions)
  236. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification‏‎ (8 revisions)
  237. Flexible Electronic Systems and Epidermal Devices‏‎ (8 revisions - redirect page)
  238. Manycore System on FPGA (M/S/G)‏‎ (8 revisions)
  239. Streaming Layer Normalization in ITA (M/1-2S)‏‎ (8 revisions)
  240. A RISC-V fault-tolerant many-core accelerator for 5G Non-Terrestrial Networks (1-2S/B)‏‎ (8 revisions)
  241. Implementing Hibernation on the ARM Cortex M0‏‎ (8 revisions)
  242. Wireless EEG Acquisition and Processing‏‎ (8 revisions)
  243. Evaluating the RiscV Architecture‏‎ (8 revisions)
  244. SCMI Support for Power Controller Subsystem‏‎ (8 revisions)
  245. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC‏‎ (8 revisions)
  246. BCI-controlled Drone‏‎ (8 revisions)
  247. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)‏‎ (8 revisions)
  248. Modular Distributed Data Collection Platform‏‎ (8 revisions)
  249. Fast Wakeup From Deep Sleep State‏‎ (8 revisions)
  250. Hypervisor Extension for Ariane (M)‏‎ (8 revisions)

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)