Personal tools

Pages with the fewest revisions

From iis-projects

Jump to: navigation, search

Showing below up to 289 results in range #551 to #839.

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)

  1. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)‏‎ (8 revisions)
  2. SCMI Support for Power Controller Subsystem‏‎ (8 revisions)
  3. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker‏‎ (8 revisions)
  4. Semi-Custom Digital VLSI for Processing-in-Memory‏‎ (8 revisions)
  5. A computational memory unit using phase-change memory devices‏‎ (8 revisions)
  6. PREM Runtime Scheduling Policies‏‎ (8 revisions)
  7. Streaming Layer Normalization in ITA (M/1-2S)‏‎ (8 revisions)
  8. An FPGA-Based Evaluation Platform for Mobile Communications‏‎ (8 revisions)
  9. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC‏‎ (8 revisions)
  10. Sandro Belfanti‏‎ (8 revisions)
  11. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification‏‎ (8 revisions)
  12. Towards a Technology-independent and Synthesizable AXI4 Performance Monitoring and Throttling Unit (1-2S)‏‎ (8 revisions)
  13. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)‏‎ (8 revisions)
  14. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs‏‎ (8 revisions)
  15. Hardware Accelerator Integration into Embedded Linux‏‎ (8 revisions)
  16. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)‏‎ (8 revisions)
  17. Wireless EEG Acquisition and Processing‏‎ (8 revisions)
  18. Investigation of Metal Diffusion in Oxides for CBRAM Applications‏‎ (8 revisions)
  19. BCI-controlled Drone‏‎ (8 revisions)
  20. Ternary Weights Engine For Efficient Many Channels Spike Sorting Applications‏‎ (8 revisions)
  21. Manycore System on FPGA (M/S/G)‏‎ (8 revisions)
  22. NVDLA meets PULP‏‎ (8 revisions)
  23. Implementation of a Cache Reliability Mechanism (1S/M)‏‎ (8 revisions)
  24. A Unified Compute Kernel Library for Snitch (1-2S)‏‎ (8 revisions)
  25. Knowledge Distillation for Embedded Machine Learning‏‎ (9 revisions)
  26. Hyper Meccano: Acceleration of Hyperdimensional Computing‏‎ (9 revisions)
  27. A Multiview Synthesis Core in 65 nm CMOS‏‎ (9 revisions)
  28. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging‏‎ (9 revisions)
  29. Runtime partitioning of L1 memory in Mempool (M)‏‎ (9 revisions)
  30. Practical Reconfigurable Intelligent Surfaces (RIS)‏‎ (9 revisions)
  31. Automatic unplugging detection for Ultrasound probes‏‎ (9 revisions)
  32. Machine Learning for extracting Muscle features using Ultrasound 2‏‎ (9 revisions)
  33. Deconvolution Accelerator for On-Chip Semi-Supervised Learning‏‎ (9 revisions)
  34. Time and Frequency Synchronization in LTE Cat-0 Devices‏‎ (9 revisions)
  35. LTE-Advanced RF Front-end Design in 28nm CMOS Technology‏‎ (9 revisions)
  36. Gomeza old project4‏‎ (9 revisions)
  37. Improved State Estimation on PULP-based Nano-UAVs‏‎ (9 revisions)
  38. Next Generation Synchronization Signals‏‎ (9 revisions)
  39. HERO: TLB Invalidation‏‎ (9 revisions)
  40. Ultrasound-EMG combined hand gesture recognition‏‎ (9 revisions)
  41. DC-DC Buck converter in 65nm CMOS‏‎ (9 revisions)
  42. Efficient Implementation of an Active-Set QP Solver for FPGAs‏‎ (9 revisions)
  43. Hardware Accelerated Derivative Pricing‏‎ (9 revisions)
  44. Gomeza old project2‏‎ (9 revisions)
  45. Design and Implementation of an Approximate Floating Point Unit‏‎ (9 revisions)
  46. Michael Rogenmoser‏‎ (9 revisions)
  47. Harald Kröll‏‎ (9 revisions)
  48. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration‏‎ (9 revisions)
  49. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)‏‎ (9 revisions)
  50. Karim Badawi‏‎ (9 revisions)
  51. Minimal Cost RISC-V core‏‎ (9 revisions)
  52. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication‏‎ (9 revisions)
  53. OpenRISC SoC for Sensor Applications‏‎ (9 revisions)
  54. Real-time eye movement analysis on a tablet computer‏‎ (9 revisions)
  55. Real-Time Pedestrian Detection For Privacy Enhancement‏‎ (9 revisions)
  56. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)‏‎ (9 revisions)
  57. Configurable Ultra Low Power LDO‏‎ (9 revisions)
  58. Feature Extraction for Speech Recognition (1S)‏‎ (9 revisions)
  59. Improved Reacquisition for the 5G Cellular IoT‏‎ (9 revisions)
  60. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory‏‎ (9 revisions)
  61. Quantum Key Secured 100 Gbit/s Payload Encryption and its High-Speed Network Interfaces‏‎ (9 revisions)
  62. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)‏‎ (9 revisions)
  63. Hyper-Dimensional Computing Based Predictive Maintenance‏‎ (9 revisions)
  64. Design of a 25 Gbps SerDes for optical chip-to-chip communication‏‎ (9 revisions)
  65. Energy Efficient SoCs‏‎ (9 revisions)
  66. Real-time View Synthesis using Image Domain Warping‏‎ (9 revisions)
  67. Integrating Hardware Accelerators into Snitch‏‎ (9 revisions)
  68. Freedom from Interference in Heterogeneous COTS SoCs‏‎ (9 revisions)
  69. Ultrasound based hand gesture recognition‏‎ (10 revisions)
  70. Wearables in Fashion‏‎ (10 revisions)
  71. Machine Learning for extracting Muscle features using Ultrasound‏‎ (10 revisions)
  72. Open Source Basestation for Evolved EDGE‏‎ (10 revisions - redirect page)
  73. Matteo Perotti‏‎ (10 revisions)
  74. Enabling Standalone Operation‏‎ (10 revisions)
  75. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)‏‎ (10 revisions)
  76. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB‏‎ (10 revisions)
  77. Wearable Ultrasound for Artery monitoring‏‎ (10 revisions)
  78. Time Gain Compensation for Ultrasound Imaging‏‎ (10 revisions)
  79. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)‏‎ (10 revisions)
  80. Cell Measurements for the 5G Internet of Things‏‎ (10 revisions)
  81. MCU Bus and Memory Generator: implementation of a Highly Configurable bus and memory subsystem for a RISC-V based microcontroller.‏‎ (10 revisions)
  82. Design of a VLIW processor architecture based on RISC-V‏‎ (10 revisions)
  83. Event-Driven Vision on an embedded platform‏‎ (10 revisions)
  84. A Wireless Sensor Network for HPC monitoring‏‎ (10 revisions)
  85. Radiation Testing of a PULP ASIC‏‎ (10 revisions)
  86. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces‏‎ (10 revisions)
  87. Design of Charge-Pump PLL in 22nm for 5G communication applications‏‎ (10 revisions)
  88. Quest for the smallest Turing-complete core (2-3G)‏‎ (10 revisions - redirect page)
  89. Gomeza old project3‏‎ (10 revisions)
  90. Robert Balas‏‎ (10 revisions)
  91. LightProbe - Implementation of compressed-sensing algorithms‏‎ (10 revisions)
  92. Visualizing Functional Microbubbles using Ultrasound Imaging‏‎ (10 revisions)
  93. BigPULP: Shared Virtual Memory Multicluster Extensions‏‎ (10 revisions)
  94. Implementation of an Accelerator for Retentive Networks (1-2S)‏‎ (10 revisions)
  95. Self-Supervised User Positioning in Cell-Free Massive MIMO Systems‏‎ (10 revisions)
  96. SystemVerilog formatter for our LowRISC-based guidelines (2-3G)‏‎ (10 revisions)
  97. GSM Voice Capacity Evolution - VAMOS‏‎ (10 revisions)
  98. Cell-Free mmWave Massive MIMO Communication‏‎ (10 revisions)
  99. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools‏‎ (10 revisions)
  100. All the flavours of FFT on MemPool (1-2S/B)‏‎ (10 revisions)
  101. Design and Evaluation of a Small Size Avalanche Beacon‏‎ (11 revisions)
  102. Monocular Vision-based Object Following on Nano-size Robotic Blimp‏‎ (11 revisions)
  103. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment‏‎ (11 revisions)
  104. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions‏‎ (11 revisions)
  105. Evolved EDGE Physical Layer Incremental Redundancy Architecture‏‎ (11 revisions)
  106. Self-Learning Drones based on Neural Networks‏‎ (11 revisions)
  107. Energy-Efficient Brain-Inspired Hyperdimensional Computing‏‎ (11 revisions)
  108. Minimum Variance Beamforming for Wearable Ultrasound Probes‏‎ (11 revisions)
  109. Hardware Acceleration‏‎ (11 revisions)
  110. Baseband Processor Development for 4G IoT‏‎ (11 revisions)
  111. Advanced EEG glasses‏‎ (11 revisions)
  112. FPGA-Based Digital Frontend for 3G Receivers‏‎ (11 revisions)
  113. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications‏‎ (11 revisions)
  114. Design of combined Ultrasound and Electromyography systems‏‎ (11 revisions)
  115. LightProbe - WIFI extension (PCB)‏‎ (11 revisions)
  116. Pulse Oximetry Fachpraktikum‏‎ (11 revisions)
  117. Timing Channel Mitigations for RISC-V Cores‏‎ (11 revisions)
  118. Design and Implementation of a multi-mode multi-master I2C peripheral‏‎ (11 revisions)
  119. Towards Online Training of CNNs: Hebbian-Based Deep Learning‏‎ (11 revisions)
  120. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)‏‎ (11 revisions)
  121. Deep Learning-based Global Local Planner for Autonomous Nano-drones‏‎ (11 revisions)
  122. Real-time Linux on RISC-V‏‎ (11 revisions)
  123. Non-blocking Algorithms in Real-Time Operating Systems‏‎ (11 revisions)
  124. Adaptively Controlled Hysteresis Curve Tracer For Polymer Ultrasonic Transducers (1 S/B)‏‎ (11 revisions - redirect page)
  125. Design of combined Ultrasound and PPG systems‏‎ (11 revisions)
  126. Interference Cancellation for EC-GSM-IoT‏‎ (11 revisions)
  127. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening‏‎ (11 revisions)
  128. Channel Estimation and Equalization for LTE Advanced‏‎ (11 revisions)
  129. Hardware Constrained Neural Architechture Search‏‎ (11 revisions)
  130. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 M 1-2B/S)‏‎ (11 revisions)
  131. Audio Visual Speech Separation and Recognition (1S/1M)‏‎ (11 revisions)
  132. FPGA System Design for Computer Vision with Convolutional Neural Networks‏‎ (11 revisions)
  133. Accelerating Matrix Multiplication on a 216-core MPSoC (1M)‏‎ (12 revisions)
  134. SmartRing‏‎ (12 revisions)
  135. Deep neural networks for seizure detection‏‎ (12 revisions)
  136. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems‏‎ (12 revisions)
  137. Digital Audio High Level Synthesis for FPGAs‏‎ (12 revisions - redirect page)
  138. Ultrasound Doppler system development‏‎ (12 revisions)
  139. Towards the Ariane Desktop: Display Output for Ariane on FPGA under Linux (S/B/G)‏‎ (12 revisions)
  140. Sensor Fusion for Rockfall Sensor Node‏‎ (12 revisions)
  141. Scattering Networks for Scene Labeling‏‎ (12 revisions)
  142. Hardware Accelerators for Lossless Quantized Deep Neural Networks‏‎ (12 revisions)
  143. Event-Driven Convolutional Neural Network Modular Accelerator‏‎ (12 revisions)
  144. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex‏‎ (12 revisions)
  145. Covariant Feature Detector on Parallel Ultra Low Power Architecture‏‎ (12 revisions)
  146. Event-Driven Computing‏‎ (12 revisions)
  147. Investigation of Quantization Strategies for Retentive Networks (1S)‏‎ (12 revisions)
  148. Image and Video Processing‏‎ (12 revisions)
  149. BigPULP: Multicluster Synchronization Extensions‏‎ (12 revisions)
  150. Investigation of Redox Processes in CBRAM‏‎ (12 revisions)
  151. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials‏‎ (12 revisions)
  152. Signal-Processing and Data-Compression on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (12 revisions)
  153. Peak-to-average power Reduction‏‎ (12 revisions)
  154. Spatio-Temporal Video Filtering‏‎ (12 revisions)
  155. ASIC implementation of an interpolation-based wideband massive MIMO detector‏‎ (12 revisions)
  156. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (12 revisions)
  157. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control‏‎ (12 revisions)
  158. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems‏‎ (12 revisions)
  159. Stand-Alone Edge Computing with GAP8‏‎ (12 revisions)
  160. PULPonFPGA: Hardware L2 Cache‏‎ (12 revisions)
  161. Bridging QuantLab with LPDNN‏‎ (12 revisions)
  162. A RISC-V ISA Extension for Pseudo Dual-Issue Monte Carlo in Snitch (1M/2S)‏‎ (12 revisions)
  163. Integrated silicon photonic structures‏‎ (13 revisions)
  164. Cycle-Accurate Event-Based Simulation of Snitch Core‏‎ (13 revisions)
  165. MatPHY: An Open-Source Physical Layer Development Framework‏‎ (13 revisions)
  166. Online Learning of User Features (1S)‏‎ (13 revisions)
  167. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT‏‎ (13 revisions)
  168. Shared Correlation Accelerator for an RF SoC‏‎ (13 revisions)
  169. Neural Recording Interface and Signal Processing‏‎ (13 revisions)
  170. A Wireless Sensor Network for a Smart LED Lighting control‏‎ (13 revisions)
  171. GUI-developement for an action-cam-based eye tracking device‏‎ (13 revisions)
  172. Towards global Brain-Computer Interfaces‏‎ (13 revisions)
  173. Gomeza old project1‏‎ (13 revisions)
  174. On-Board Software for PULP on a Satellite‏‎ (13 revisions)
  175. Efficient collective communications in FlooNoC (1M)‏‎ (13 revisions)
  176. Acceleration and Transprecision‏‎ (13 revisions)
  177. StoneEDGE: An EC-GSM-IoT and Evolved EDGE PHY ASIC‏‎ (13 revisions)
  178. Turbo Equalization for Cellular IoT‏‎ (13 revisions)
  179. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)‏‎ (13 revisions)
  180. On-chip clock synthesizer design and porting‏‎ (13 revisions)
  181. ASIC implementation of a beamspace massive MIMO-OFDM detector for 5G/6G‏‎ (13 revisions)
  182. Deep Learning for Brain-Computer Interface‏‎ (13 revisions)
  183. Level Crossing ADC For a Many Channels Neural Recording Interface‏‎ (13 revisions)
  184. CLIC for the CVA6‏‎ (13 revisions)
  185. LAPACK/BLAS for FPGA‏‎ (13 revisions)
  186. Physical Implementation of Ara, PULP's Vector Machine (1-2S)‏‎ (14 revisions)
  187. Adaptively Controlled Polarization And Hysteresis Curve Tracing For Polymer Piezoelectrics (1 S/B)‏‎ (14 revisions)
  188. Heroino: Design of the next CORE-V Microcontroller‏‎ (14 revisions)
  189. Beamspace processing for 5G mmWave massive MIMO on GPU‏‎ (14 revisions)
  190. ASIC Design of a Gaussian Message Passing Processor‏‎ (14 revisions)
  191. High-speed Scene Labeling on FPGA‏‎ (14 revisions)
  192. Finite Element Simulations of Transistors for Quantum Computing‏‎ (14 revisions)
  193. PULP in space - Fault Tolerant PULP System for Critical Space Applications‏‎ (14 revisions)
  194. Application Specific Frequency Synthesizers (Analog/Digital PLLs)‏‎ (14 revisions)
  195. HW/SW Safety and Security‏‎ (14 revisions)
  196. Ultra low power wearable ultrasound probe‏‎ (14 revisions)
  197. Design of an LTE Module for the Internet of Things‏‎ (15 revisions)
  198. Big Data Analytics Benchmarks for Ara‏‎ (15 revisions)
  199. Advanced 5G Repetition Combining‏‎ (15 revisions)
  200. Digital Beamforming for Ultrasound Imaging‏‎ (15 revisions)
  201. Vector Processor for In-Memory Computing‏‎ (15 revisions)
  202. Completed‏‎ (15 revisions)
  203. Digital Transmitter for Mobile Communications‏‎ (15 revisions)
  204. PULP-Shield for Autonomous UAV‏‎ (15 revisions)
  205. DMA Streaming Co-processor‏‎ (15 revisions)
  206. Active-Set QP Solver on FPGA‏‎ (15 revisions)
  207. Elliptic Curve Accelerator for zkSNARKs‏‎ (15 revisions)
  208. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications‏‎ (16 revisions)
  209. Rethinking our Convolutional Network Accelerator Architecture‏‎ (16 revisions)
  210. Optimal System Duty Cycling for a Mobile Health Platform‏‎ (16 revisions)
  211. Heterogeneous SoCs‏‎ (16 revisions)
  212. Wireless In Action Data Streaming in Ski Jumping (1 B/S)‏‎ (16 revisions)
  213. 3D Turbo Decoder ASIC Realization‏‎ (16 revisions)
  214. LightProbe‏‎ (16 revisions)
  215. Baseband Meets CPU‏‎ (17 revisions)
  216. Nanoscale Hybrid III-V Plasmonic Laser for Low-Power Photonic ICs‏‎ (17 revisions)
  217. BLISS - Battery-Less Identification System for Security‏‎ (17 revisions)
  218. Fast Accelerator Context Switch for PULP‏‎ (17 revisions)
  219. Energy Efficient AXI Interface to Serial Link Physical Layer‏‎ (17 revisions)
  220. Energy Efficient Circuits and IoT Systems Group‏‎ (17 revisions)
  221. Compressed Sensing vs JPEG‏‎ (17 revisions)
  222. Streaming Integer Extensions for Snitch (M)‏‎ (17 revisions - redirect page)
  223. A Snitch-based Compute Accelerator for HERO‏‎ (17 revisions)
  224. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core‏‎ (17 revisions)
  225. David J. Mack‏‎ (18 revisions)
  226. Flexfloat DL Training Framework‏‎ (18 revisions)
  227. VLSI Implementation of a Low-Complexity Channel Shortener for 2G EC-GSM-IoT and Evolved EDGE‏‎ (18 revisions)
  228. Improving Scene Labeling with Hyperspectral Data‏‎ (18 revisions)
  229. Mapping Networks on Reconfigurable Binary Engine Accelerator‏‎ (18 revisions)
  230. ASIC Implementation of High-Throughput Next Generation Turbo Decoders‏‎ (18 revisions)
  231. 4th Generation Synchronization‏‎ (19 revisions)
  232. Trace Debugger for custom RISC-V Core‏‎ (19 revisions)
  233. PULP’s CLIC extensions for fast interrupt handling‏‎ (19 revisions)
  234. Wireless Communication Systems for the IoT‏‎ (19 revisions)
  235. FFT-based Convolutional Network Accelerator‏‎ (19 revisions)
  236. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration‏‎ (20 revisions)
  237. Accelerator for Spatio-Temporal Video Filtering‏‎ (20 revisions)
  238. Accelerator for Boosted Binary Features‏‎ (20 revisions)
  239. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA‏‎ (20 revisions)
  240. Low-Dropout Regulators for Magnetic Resonance Imaging‏‎ (21 revisions)
  241. A reduction-capable AXI XBAR for fast M-to-1 communication (1M)‏‎ (21 revisions)
  242. Benjamin Weber‏‎ (21 revisions)
  243. Real-Time Stereo to Multiview Conversion‏‎ (22 revisions)
  244. Reading The GSM Beacon Carrier with OsmocomBB and stoneEDGE‏‎ (23 revisions)
  245. Vector-based Parallel Programming Optimization of Communication Algorithm (1-2S/B)‏‎ (24 revisions)
  246. Smart Meters‏‎ (24 revisions)
  247. Ultra-wideband Concurrent Ranging‏‎ (24 revisions)
  248. Open Source Baseband Firmware for 2G Cellular Networks‏‎ (24 revisions)
  249. An Ultra-Low-Power Neuromorphic Spiking Neuron Design‏‎ (24 revisions)
  250. Skin coupling media characterization for fitnesstracker applications (1 B/S)‏‎ (25 revisions)
  251. Exploring schedules for incremental and annealing quantization algorithms‏‎ (26 revisions)
  252. Probing the limits of fake-quantised neural networks‏‎ (27 revisions)
  253. Real-Time Embedded Systems‏‎ (27 revisions)
  254. Energy Efficient Serial Link‏‎ (28 revisions)
  255. Design of Scalable Event-driven Neural-Recording Digital Interface‏‎ (29 revisions)
  256. ASIC Development of 5G-NR LDPC Decoder‏‎ (29 revisions)
  257. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)‏‎ (29 revisions)
  258. Andrea Cossettini‏‎ (30 revisions)
  259. Probabilistic training algorithms for quantized neural networks‏‎ (30 revisions)
  260. Analog‏‎ (30 revisions)
  261. Real-Time ECG Contractions Classification‏‎ (31 revisions)
  262. Hyperdimensional Computing‏‎ (33 revisions)
  263. Multisensory system for performance analysis in ski jumping (M/1-2S/B)‏‎ (33 revisions)
  264. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)‏‎ (36 revisions)
  265. Real-Time Optical Flow Using Neural Networks‏‎ (38 revisions)
  266. Huawei Research‏‎ (40 revisions)
  267. Template‏‎ (43 revisions)
  268. Quantum transport in 2D heterostructures‏‎ (44 revisions)
  269. Brunn test‏‎ (47 revisions)
  270. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)‏‎ (47 revisions)
  271. Design and Implementation of a Convolutional Neural Network Accelerator ASIC‏‎ (48 revisions)
  272. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)‏‎ (49 revisions)
  273. Marco Bertuletti‏‎ (50 revisions)
  274. Wearables for Sports and Fitness Tracking‏‎ (52 revisions)
  275. High Performance SoCs‏‎ (53 revisions)
  276. Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors‏‎ (55 revisions)
  277. Influence of the Initial Filament Geometry on the Forming Step in CBRAM‏‎ (57 revisions)
  278. Flexible Electronic Systems and Embedded Epidermal Devices‏‎ (66 revisions)
  279. Biomedical System on Chips‏‎ (69 revisions)
  280. IBM Research‏‎ (89 revisions)
  281. Digital‏‎ (90 revisions)
  282. Biomedical Circuits, Systems, and Applications‏‎ (107 revisions)
  283. PULP‏‎ (108 revisions)
  284. Integrated Information Processing‏‎ (127 revisions)
  285. Main Page‏‎ (129 revisions)
  286. Deep Learning Projects‏‎ (149 revisions)
  287. Energy Efficient Autonomous UAVs‏‎ (172 revisions)
  288. Digital Medical Ultrasound Imaging‏‎ (176 revisions)
  289. Human Intranet‏‎ (176 revisions)

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)