Personal tools

Pages with the fewest revisions

From iis-projects

Jump to: navigation, search

Showing below up to 250 results in range #301 to #550.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. SSR combined with FREP in LLVM/Clang (M/1-3S)‏‎ (4 revisions - redirect page)
  2. Sub-Noise Floor Channel Tracking‏‎ (4 revisions)
  3. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core‏‎ (4 revisions)
  4. Pascal Hager‏‎ (4 revisions)
  5. RISC-V based Implementation of Secure Ranging According to IEEE 802.15.4z UWB‏‎ (5 revisions)
  6. Internet of Things SoC Characterization‏‎ (5 revisions)
  7. Ternary Neural Networks for Face Recognition‏‎ (5 revisions)
  8. A Unified-Multiplier Based Hardware Architecture for Elliptic Curve Cryptography‏‎ (5 revisions)
  9. Precise Ultra-low-power Timer‏‎ (5 revisions)
  10. Smart Googles for Visual In-Action Feedback in Ski Jumping (1 B/S)‏‎ (5 revisions)
  11. Embedded Systems and autonomous UAVs‏‎ (5 revisions)
  12. LightProbe - Thermal-Power aware on-head Beamforming‏‎ (5 revisions)
  13. Data Augmentation Techniques in Biosignal Classification‏‎ (5 revisions)
  14. IP-Based SoC Generation and Configuration (1-3S/B)‏‎ (5 revisions)
  15. Predict eye movement through brain activity‏‎ (5 revisions)
  16. Subject specific embeddings for transfer learning in brain-computer interfaces‏‎ (5 revisions)
  17. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip‏‎ (5 revisions)
  18. Hardware Accelerator for Model Predictive Controller‏‎ (5 revisions)
  19. Noise Figure Measurement for Cryogenic System‏‎ (5 revisions)
  20. An Energy Efficient Brain-Computer Interface using Mr.Wolf‏‎ (5 revisions)
  21. Engineering For Kids‏‎ (5 revisions)
  22. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (5 revisions)
  23. Toward Superposition of Brain-Computer Interface Models‏‎ (5 revisions)
  24. Ultra Low Power Conversion Circuit For Batteryless Applications‏‎ (5 revisions)
  25. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor‏‎ (5 revisions)
  26. ASIC Design Projects‏‎ (5 revisions)
  27. A Wearable System To Control Phone And Electronic Device Without Hands‏‎ (5 revisions)
  28. Predictable Execution on GPU Caches‏‎ (5 revisions)
  29. Federico Villani‏‎ (5 revisions)
  30. Toward hyperdimensional active perception: learning compressed sensorimotor control by demonstration‏‎ (5 revisions)
  31. Ultra Low Power Wake Up Radio for Wireless Sensor Network‏‎ (5 revisions)
  32. Design and Implementation of ultra low power vision system‏‎ (5 revisions)
  33. Ultrasound signal processing acceleration with CUDA‏‎ (5 revisions)
  34. Fast Simulation of Manycore Systems (1S)‏‎ (5 revisions)
  35. WCDMA/HSPA+ Synchronization System Design, Implementation, and Testing‏‎ (5 revisions)
  36. Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring‏‎ (5 revisions)
  37. Low-power Clock Generation Solutions for 65nm Technology‏‎ (5 revisions)
  38. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)‏‎ (5 revisions)
  39. Towards Autonomous Navigation for Nano-Blimps‏‎ (5 revisions)
  40. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA)‏‎ (5 revisions)
  41. Interfacing PULP with a Brain-Inspired Ultra-Low Power Spiking Cochlea‏‎ (5 revisions)
  42. TCNs vs. LSTMs for Embedded Platforms‏‎ (5 revisions)
  43. Compression of Ultrasound data on FPGA‏‎ (5 revisions)
  44. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET‏‎ (5 revisions)
  45. Electrothermal characterization of van der Waals Heterostructures with a partial overlap‏‎ (5 revisions)
  46. Final Presentation‏‎ (5 revisions)
  47. Switched-capacitor power amplifier for IoT mobile communications: design of signal processing path‏‎ (5 revisions)
  48. Ultrafast Medical Ultrasound imaging on a GPU‏‎ (5 revisions)
  49. Next-Gen Ultrasound Imaging Systems (Industry Student Projects & PhD Opportunity)‏‎ (5 revisions)
  50. Universal Stream Semantic Registers for Snitch (1S)‏‎ (5 revisions - redirect page)
  51. Phase-change memory devices for emerging computing paradigms‏‎ (5 revisions)
  52. Artificial Reverberation for Embedded Systems‏‎ (5 revisions)
  53. High-Throughput Authenticated Encryption Architectures based on Block Ciphers‏‎ (5 revisions)
  54. LLVM and DaCe for Snitch (1-2S)‏‎ (5 revisions)
  55. Channel Shortening Prefilter‏‎ (5 revisions - redirect page)
  56. Snitch meets iCE40 (1-2S/B)‏‎ (5 revisions - redirect page)
  57. Counter-based Fast Power Estimation using FPGAs (M/1-3S)‏‎ (5 revisions)
  58. Implementation of a NB-IoT Positioning System‏‎ (5 revisions)
  59. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces‏‎ (5 revisions)
  60. Adding Linux Support to our DMA Engine (1-2S/B)‏‎ (5 revisions)
  61. Indoor Smart Tracking of Hospital instrumentation‏‎ (5 revisions)
  62. Beat DigRF‏‎ (5 revisions)
  63. A Wireless Sensor Network for a Smart Building Monitor and Control‏‎ (5 revisions)
  64. Soft-Output Viterbi Equalizer as part of Evolved EDGE baseband ASIC‏‎ (5 revisions)
  65. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)‏‎ (5 revisions)
  66. IBM A2O Core‏‎ (5 revisions)
  67. Designing a Power Management Unit for PULP SoCs‏‎ (5 revisions)
  68. Inductive Charging Circuit for Implantable Devices‏‎ (5 revisions)
  69. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control‏‎ (5 revisions)
  70. Image Sensor Interface and Pre-processing‏‎ (5 revisions)
  71. An Ultra-Compact High-Power CMOS Power Amplifier for Millimeter-Wave 5G Communications‏‎ (5 revisions)
  72. Embedded Artificial Intelligence:Systems And Applications‏‎ (5 revisions)
  73. Low Latency Brain-Machine Interfaces‏‎ (5 revisions)
  74. Hardware/software codesign neural decoding algorithm for “neural dust”‏‎ (5 revisions)
  75. Resource Partitioning of Caches‏‎ (5 revisions)
  76. FPGA Testbed Implementation for Bluetooth Indoor Positioning‏‎ (5 revisions)
  77. State-Saving @ NXP‏‎ (5 revisions)
  78. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)‏‎ (5 revisions)
  79. Low-Complexity MIMO Detection‏‎ (5 revisions)
  80. Design of a Fused Multiply Add Floating Point Unit‏‎ (5 revisions)
  81. Development of an efficient algorithm for quantum transport codes‏‎ (5 revisions)
  82. Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams‏‎ (5 revisions)
  83. Eye tracking‏‎ (5 revisions)
  84. Open Power-On Chip Controller Study and Integration‏‎ (5 revisions)
  85. Andreas Kurth‏‎ (5 revisions)
  86. LightProbe - Frontend Firmware and Control Side Channel‏‎ (5 revisions)
  87. Simulation of 2D artificial cilia metasurface in COMSOL‏‎ (5 revisions)
  88. Machine Learning for extracting Muscle features from Ultrasound raw data‏‎ (5 revisions)
  89. 5G Cellular RF Front-end Design in 22nm CMOS Technology‏‎ (5 revisions)
  90. Ultra-low power transceiver for implantable devices‏‎ (5 revisions)
  91. Learning Image Compression with Convolutional Networks‏‎ (5 revisions)
  92. Software-Defined Paging in the Snitch Cluster (2-3S)‏‎ (5 revisions)
  93. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)‏‎ (5 revisions)
  94. Android Software Design‏‎ (6 revisions)
  95. FPGA mapping of RPC DRAM‏‎ (6 revisions)
  96. VLSI Implementation of a 5G Ciphering Accelerator‏‎ (6 revisions)
  97. Design of a Low Power Smart Sensing Multi-modal Vision Platform‏‎ (6 revisions)
  98. Learning Image Decompression with Convolutional Networks‏‎ (6 revisions)
  99. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)‏‎ (6 revisions)
  100. Moritz Schneider‏‎ (6 revisions)
  101. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)‏‎ (6 revisions)
  102. Graph neural networks for epileptic seizure detection‏‎ (6 revisions)
  103. Enabling Efficient Systolic Execution on MemPool (M)‏‎ (6 revisions)
  104. Ultrasound image data recycler‏‎ (6 revisions)
  105. Advanced Physical Design: Reinforcement Learning for Macro Placement and Mix-Placer (B/1-2S)‏‎ (6 revisions)
  106. LightProbe - Ultracompact Power Supply PCB‏‎ (6 revisions)
  107. Electrically verifying a CMOS Multi-Modal Electrochemical, Impedance, and Optical Cellular Sensing Array for Massively Paralleled Exoelectrogen Screening‏‎ (6 revisions)
  108. Channel Estimation for 3GPP TD-SCDMA‏‎ (6 revisions)
  109. Implementing Configurable Dual-Core Redundancy‏‎ (6 revisions)
  110. Autonomous Smart Watches: Hardware and Software Desing‏‎ (6 revisions)
  111. Creating a HDMI Video Interface for PULP‏‎ (6 revisions)
  112. System Emulation for AR and VR devices‏‎ (6 revisions)
  113. Implementation of a Heterogeneous System for Image Processing on an FPGA‏‎ (6 revisions)
  114. Implementing DSP Instructions in Banshee (1S)‏‎ (6 revisions)
  115. CMOS power amplifier for field measurements in MRI systems‏‎ (6 revisions)
  116. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)‏‎ (6 revisions)
  117. MemPool on HERO (1S)‏‎ (6 revisions)
  118. Bluetooth Low Energy receiver in 65nm CMOS‏‎ (6 revisions)
  119. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing‏‎ (6 revisions)
  120. New RVV 1.0 Vector Instructions for Ara‏‎ (6 revisions)
  121. Pretraining Foundational Models for EEG Signal Analysis Using Open Source Large Scale Datasets‏‎ (6 revisions)
  122. Low-power Temperature-insensitive Timer‏‎ (6 revisions)
  123. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache‏‎ (6 revisions)
  124. Improved Collision Avoidance for Nano-drones‏‎ (6 revisions)
  125. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things‏‎ (6 revisions)
  126. Floating-Point Divide & Square Root Unit for Transprecision‏‎ (6 revisions)
  127. A Recurrent Neural Network Speech Recognition Chip‏‎ (6 revisions)
  128. Beat Cadence‏‎ (6 revisions)
  129. Exploring Algorithms for Early Seizure Detection‏‎ (6 revisions)
  130. Compression of iEEG Data‏‎ (6 revisions)
  131. Ultra-Efficient Visual Classification on Movidius Myriad2‏‎ (6 revisions)
  132. Switched Capacitor Based Bandgap-Reference‏‎ (6 revisions)
  133. Resilient Brain-Inspired Hyperdimensional Computing Architectures‏‎ (6 revisions)
  134. FPGA Optimizations of Dense Binary Hyperdimensional Computing‏‎ (6 revisions)
  135. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)‏‎ (6 revisions)
  136. Exploring NAS spaces with C-BRED‏‎ (6 revisions)
  137. Multiuser Equalization and Detection for 3GPP TD-SCDMA‏‎ (6 revisions)
  138. Novel Metastability Mitigation Technique‏‎ (6 revisions)
  139. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms‏‎ (6 revisions)
  140. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)‏‎ (6 revisions)
  141. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)‏‎ (6 revisions)
  142. Efficient Synchronization of Manycore Systems (M/1S)‏‎ (6 revisions)
  143. Novel Methods for Jammer Mitigation‏‎ (6 revisions)
  144. Synchronization and Power Control Concepts for 3GPP TD-SCDMA‏‎ (6 revisions)
  145. Design and Implementation of Digital Spiking Neurons for Ultra-Low-Power In-Cluster Coprocessors‏‎ (6 revisions)
  146. VLSI Design of an Asynchronous LDPC Decoder‏‎ (6 revisions)
  147. Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA)‏‎ (6 revisions)
  148. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)‏‎ (6 revisions)
  149. Writing a Hero runtime for EPAC (1-3S/B)‏‎ (6 revisions)
  150. Next Generation Channel Decoder‏‎ (6 revisions)
  151. IBM Research–Zurich‏‎ (6 revisions)
  152. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)‏‎ (6 revisions)
  153. Change-based Evaluation of Convolutional Neural Networks‏‎ (6 revisions)
  154. Self Aware Epilepsy Monitoring‏‎ (6 revisions)
  155. Towards Self Sustainable UAVs‏‎ (6 revisions)
  156. A Novel Execution Scheme for Ultra-tiny CNNs Aboard Nano-UAVs‏‎ (6 revisions)
  157. EEG earbud‏‎ (7 revisions)
  158. Development of statistics and contention monitoring unit for PULP‏‎ (7 revisions)
  159. SW/HW Predictability and Security‏‎ (7 revisions)
  160. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)‏‎ (7 revisions)
  161. Sub Noise Floor Channel Estimation for the Cellular Internet of Things‏‎ (7 revisions)
  162. Gomeza old project5‏‎ (7 revisions)
  163. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core‏‎ (7 revisions)
  164. Charging System for Implantable Electronics‏‎ (7 revisions)
  165. Physical Layer Implementation of HSPA+ 4G Mobile Transceiver‏‎ (7 revisions)
  166. Zephyr RTOS on PULP‏‎ (7 revisions)
  167. RVfplib‏‎ (7 revisions)
  168. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)‏‎ (7 revisions)
  169. Transforming MemPool into a CGRA (M)‏‎ (7 revisions)
  170. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients‏‎ (7 revisions)
  171. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT‏‎ (7 revisions)
  172. Putting Together What Fits Together - GrÆStl‏‎ (7 revisions)
  173. FFT HDL Code Generator for Multi-Antenna mmWave Communication‏‎ (7 revisions)
  174. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)‏‎ (7 revisions)
  175. System Analysis and VLSI Design of NB-IoT Baseband Processing‏‎ (7 revisions)
  176. Bateryless Heart Rate Monitoring‏‎ (7 revisions)
  177. ISA extensions in the Snitch Processor for Signal Processing (1M)‏‎ (7 revisions)
  178. Predictable Execution‏‎ (7 revisions)
  179. Satellite Internet of Things‏‎ (7 revisions)
  180. Mauro Salomon‏‎ (7 revisions)
  181. A RISC-V ISA Extension for Scalar Chaining in Snitch (M)‏‎ (7 revisions)
  182. Compressed Sensing for Wireless Biosignal Monitoring‏‎ (7 revisions)
  183. Outdoor Precision Object Tracking for Rockfall Experiments‏‎ (7 revisions)
  184. Spiking Neural Network for Autonomous Navigation‏‎ (7 revisions)
  185. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations‏‎ (7 revisions)
  186. Battery indifferent wearable Ultrasound‏‎ (7 revisions)
  187. Make Cellular Internet of Things Receivers Smart‏‎ (7 revisions)
  188. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS‏‎ (7 revisions)
  189. A FPGA-based data streaming system that enables real-time monitoring of cell culture and neuroactivities‏‎ (7 revisions)
  190. Streaming Integer Extensions for Snitch (M/1-2S)‏‎ (7 revisions)
  191. Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea‏‎ (7 revisions)
  192. Ibex: FPGA Optimizations‏‎ (7 revisions)
  193. Variable Bit Precision Logic for Deep Learning and Artificial Intelligence‏‎ (7 revisions)
  194. Digital Audio Interface for Smart Intensive Computing Triggering‏‎ (7 revisions)
  195. Memory Augmented Neural Networks in Brain-Computer Interfaces‏‎ (7 revisions)
  196. A Flexible FPGA-Based Peripheral Platform Extending Linux-Capable Systems on Chip (1-3S/B)‏‎ (7 revisions)
  197. Indoor Positioning with Bluetooth‏‎ (7 revisions)
  198. Efficient NB-IoT Uplink Design‏‎ (7 revisions)
  199. RazorEDGE: An Evolved EDGE DBB ASIC‏‎ (7 revisions)
  200. Development of a Rockfall Sensor Node‏‎ (7 revisions)
  201. Digital Audio Processor for Cellular Applications‏‎ (7 revisions)
  202. Analysis and Design of Power Efficient RF/ mm-Wave LC-tank Oscillator in 28nm for 5G communication applications‏‎ (7 revisions)
  203. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers‏‎ (7 revisions)
  204. Efficient Search Design for Hyperdimensional Computing‏‎ (7 revisions)
  205. Synchronisation and Cyclic Prefix Handling For LTE Testbed‏‎ (7 revisions)
  206. Ultra-low power processor design‏‎ (7 revisions)
  207. LTE IoT Network Synchronization‏‎ (7 revisions)
  208. EEG artifact detection for epilepsy monitoring‏‎ (7 revisions)
  209. Optimizing the Pipeline in our Floating Point Architectures (1S)‏‎ (7 revisions)
  210. IoT Turbo Decoder‏‎ (7 revisions)
  211. Fault Tolerance‏‎ (7 revisions)
  212. Characterization techniques for silicon photonics-Lumiphase‏‎ (7 revisions)
  213. Internet of Things Network Synchronizer‏‎ (7 revisions)
  214. Development of an implantable Force sensor for orthopedic applications‏‎ (7 revisions)
  215. An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications‏‎ (7 revisions)
  216. Autonomous Sensing For Trains In The IoT Era‏‎ (7 revisions)
  217. Ultrasound Low power WiFi with IMX7‏‎ (7 revisions)
  218. Extend the RI5CY core with priviledge extensions‏‎ (8 revisions)
  219. NVDLA meets PULP‏‎ (8 revisions)
  220. Hardware Accelerator Integration into Embedded Linux‏‎ (8 revisions)
  221. Ternary Weights Engine For Efficient Many Channels Spike Sorting Applications‏‎ (8 revisions)
  222. A Unified Compute Kernel Library for Snitch (1-2S)‏‎ (8 revisions)
  223. Audio Video Preprocessing In Parallel Ultra Low Power Platform‏‎ (8 revisions)
  224. Sandro Belfanti‏‎ (8 revisions)
  225. Low-Power Environmental Sensing‏‎ (8 revisions)
  226. Ultra Low-Power Oscillator‏‎ (8 revisions)
  227. Implementation of a Cache Reliability Mechanism (1S/M)‏‎ (8 revisions)
  228. Learning at the Edge with Hardware-Aware Algorithms‏‎ (8 revisions)
  229. Evaluating SoA Post-Training Quantization Algorithms‏‎ (8 revisions)
  230. Semi-Custom Digital VLSI for Processing-in-Memory‏‎ (8 revisions)
  231. Investigation of Metal Diffusion in Oxides for CBRAM Applications‏‎ (8 revisions)
  232. Machine Learning on Ultrasound Images‏‎ (8 revisions)
  233. Weekly Reports‏‎ (8 revisions)
  234. Analog Compute-in-Memory Accelerator Interface and Integration‏‎ (8 revisions)
  235. (M/1-2S): A Snitch-based Compute Accelerator for HERO‏‎ (8 revisions - redirect page)
  236. Towards a Technology-independent and Synthesizable AXI4 Performance Monitoring and Throttling Unit (1-2S)‏‎ (8 revisions)
  237. Pirmin Vogel‏‎ (8 revisions)
  238. ISA extensions in the Snitch Processor for Signal Processing (M)‏‎ (8 revisions)
  239. An FPGA-Based Evaluation Platform for Mobile Communications‏‎ (8 revisions)
  240. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker‏‎ (8 revisions)
  241. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification‏‎ (8 revisions)
  242. Flexible Electronic Systems and Epidermal Devices‏‎ (8 revisions - redirect page)
  243. Implementing Hibernation on the ARM Cortex M0‏‎ (8 revisions)
  244. Evaluating the RiscV Architecture‏‎ (8 revisions)
  245. A RISC-V fault-tolerant many-core accelerator for 5G Non-Terrestrial Networks (1-2S/B)‏‎ (8 revisions)
  246. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs‏‎ (8 revisions)
  247. Manycore System on FPGA (M/S/G)‏‎ (8 revisions)
  248. Multi issue OoO Ariane Backend (M)‏‎ (8 revisions)
  249. PREM Runtime Scheduling Policies‏‎ (8 revisions)
  250. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC‏‎ (8 revisions)

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)