Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 250 results in range #351 to #600.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. Extreme-Edge Experience Replay for Keyword Spotting
  2. Eye movements
  3. Eye tracking
  4. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems
  5. FFT-based Convolutional Network Accelerator
  6. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  7. FPGA
  8. FPGA-Based Digital Frontend for 3G Receivers
  9. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  10. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  11. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  12. FPGA System Design for Computer Vision with Convolutional Neural Networks
  13. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  14. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  15. FPGA mapping of RPC DRAM
  16. Fabian Schuiki
  17. Fast Accelerator Context Switch for PULP
  18. Fast Simulation of Manycore Systems (1S)
  19. Fast Wakeup From Deep Sleep State
  20. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  21. Fault-Tolerant Floating-Point Units (M)
  22. Fault Tolerance
  23. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  24. Feature Extraction for Speech Recognition (1S)
  25. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment
  26. Federico Villani
  27. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  28. Final Presentation
  29. Final Report
  30. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  31. Finite Element Simulations of Transistors for Quantum Computing
  32. Finite element modeling of electrochemical random access memory
  33. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  34. Flexfloat DL Training Framework
  35. Flexible Electronic Systems and Embedded Epidermal Devices
  36. Flexible Front-End Circuit for Biomedical Data Acquisition
  37. Floating-Point Divide & Square Root Unit for Transprecision
  38. Forward error-correction ASIC using GRAND
  39. Frank K. Gürkaynak
  40. Freedom from Interference in Heterogeneous COTS SoCs
  41. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  42. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  43. GPT on the edge
  44. GRAND Hardware Implementation
  45. GSM Voice Capacity Evolution - VAMOS
  46. GUI-developement for an action-cam-based eye tracking device
  47. Glitches Reduce Listening Time of Your iPod
  48. Gomeza old project1
  49. Gomeza old project2
  50. Gomeza old project3
  51. Gomeza old project4
  52. Gomeza old project5
  53. Graph neural networks for epileptic seizure detection
  54. Guillaume Mocquard
  55. HERO: TLB Invalidation
  56. HW/SW Safety and Security
  57. Harald Kröll
  58. Hardware/software co-programming on the Parallella platform
  59. Hardware/software codesign neural decoding algorithm for “neural dust”
  60. Hardware Accelerated Derivative Pricing
  61. Hardware Acceleration
  62. Hardware Accelerator Integration into Embedded Linux
  63. Hardware Accelerator for Model Predictive Controller
  64. Hardware Accelerators for Lossless Quantized Deep Neural Networks
  65. Hardware Constrained Neural Architechture Search
  66. Hardware Exploration of Shared-Exponent MiniFloats (M)
  67. Hardware Support for IDE in Multicore Environment
  68. Heroino: Design of the next CORE-V Microcontroller
  69. Herschmi
  70. Heterogeneous SoCs
  71. High-Resolution, Calibrated Folding ADCs
  72. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  73. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  74. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  75. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  76. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  77. High-speed Scene Labeling on FPGA
  78. High-throughput Embedded System For Neurotechnology in collaboration with INI
  79. High Performance Cellular Receivers in Very Advanced CMOS
  80. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  81. High Performance SoCs
  82. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT
  83. High Speed FPGA Trigger Logic for Particle Physics Experiments
  84. High Throughput Turbo Decoder Design
  85. High performance continous-time Delta-Sigma ADC for biomedical applications
  86. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  87. High resolution, low power Sigma Delta ADC
  88. Huawei Research
  89. Human Intranet
  90. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  91. Hyper-Dimensional Computing Based Predictive Maintenance
  92. Hyper Meccano: Acceleration of Hyperdimensional Computing
  93. Hyperdimensional Computing
  94. Hypervisor Extension for Ariane (M)
  95. IBM A2O Core
  96. IBM Research
  97. IBM Research–Zurich
  98. IP-Based SoC Generation and Configuration (1-3S)
  99. IP-Based SoC Generation and Configuration (1-3S/B)
  100. ISA extensions in the Snitch Processor for Signal Processing (1M)
  101. ISA extensions in the Snitch Processor for Signal Processing (M)
  102. Ibex: Bit-Manipulation Extension
  103. Ibex: FPGA Optimizations
  104. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  105. IcySoC
  106. Image Sensor Interface and Pre-processing
  107. Image and Video Processing
  108. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  109. Implementation of a 2-D model for Li-ion batteries
  110. Implementation of a Cache Reliability Mechanism (1S/M)
  111. Implementation of a Coherent Application-Class Multicore System (1-2S)
  112. Implementation of a Heterogeneous System for Image Processing on an FPGA
  113. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  114. Implementation of a NB-IoT Positioning System
  115. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  116. Implementation of an AES Hardware Processing Engine (B/S)
  117. Implementation of an Accelerator for Retentive Networks (1-2S)
  118. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  119. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  120. Implementing A Low-Power Sensor Node Network
  121. Implementing Configurable Dual-Core Redundancy
  122. Implementing DSP Instructions in Banshee (1S)
  123. Implementing Hibernation on the ARM Cortex M0
  124. Improved Collision Avoidance for Nano-drones
  125. Improved Reacquisition for the 5G Cellular IoT
  126. Improved State Estimation on PULP-based Nano-UAVs
  127. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  128. Improving Resiliency of Hyperdimensional Computing
  129. Improving Scene Labeling with Hyperspectral Data
  130. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  131. Improving datarate and efficiency of ultra low power wearable ultrasound
  132. Improving our Smart Camera System
  133. In-ear EEG signal acquisition
  134. Indoor Positioning with Bluetooth
  135. Indoor Smart Tracking of Hospital instrumentation
  136. Inductive Charging Circuit for Implantable Devices
  137. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  138. Influence of the Initial Filament Geometry on the Forming Step in CBRAM
  139. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  140. Infrared Wake Up Radio
  141. Integrated Devices, Electronics, And Systems
  142. Integrated Information Processing
  143. Integrated silicon photonic structures
  144. Integrated silicon photonic structures-Lumiphase
  145. Integrating Hardware Accelerators into Snitch
  146. Integrating Hardware Accelerators into Snitch (1S)
  147. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  148. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  149. Integration Of A Smart Vision System
  150. Intelligent Disaster Early-Warning System (1-2S/M)
  151. Intelligent Power Management Unit (iPMU)
  152. Interfacing PULP with a Brain-Inspired Ultra-Low Power Spiking Cochlea
  153. Interference Cancellation for EC-GSM-IoT
  154. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  155. Interference Cancellation for the cellular Internet of Things
  156. Internet of Things Network Synchronizer
  157. Internet of Things SoC Characterization
  158. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  159. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  160. Investigation of Quantization Strategies for Retentive Networks (1S)
  161. Investigation of Redox Processes in CBRAM
  162. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  163. Investigation of the source starvation effect in III-V MOSFET
  164. IoT Turbo Decoder
  165. Jammer-Resilient Synchronization for Wireless Communications
  166. Jammer Mitigation Meets Machine Learning
  167. Karim Badawi
  168. Kinetic Energy Harvesting For Autonomous Smart Watches
  169. Knowledge Distillation for Embedded Machine Learning
  170. LAPACK/BLAS for FPGA
  171. LLVM and DaCe for Snitch (1-2S)
  172. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  173. LTE IoT Network Synchronization
  174. Learning Image Compression with Convolutional Networks
  175. Learning Image Decompression with Convolutional Networks
  176. Learning at the Edge with Hardware-Aware Algorithms
  177. Level Crossing ADC For a Many Channels Neural Recording Interface
  178. Libria
  179. LightProbe
  180. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  181. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  182. LightProbe - CNN-Based-Image-Reconstruction
  183. LightProbe - Design of a High-Speed Optical Link
  184. LightProbe - Frontend Firmware and Control Side Channel
  185. LightProbe - Implementation of compressed-sensing algorithms
  186. LightProbe - Thermal-Power aware on-head Beamforming
  187. LightProbe - Ultracompact Power Supply PCB
  188. LightProbe - WIFI extension (PCB)
  189. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  190. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  191. Low-Complexity MIMO Detection
  192. Low-Dropout Regulators for Magnetic Resonance Imaging
  193. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration
  194. Low-Power Environmental Sensing
  195. Low-Power Time Synchronization for IoT Applications
  196. Low-Resolution 5G Beamforming Codebook Design
  197. Low-power Clock Generation Solutions for 65nm Technology
  198. Low-power Temperature-insensitive Timer
  199. Low-power chip-to-chip communication network
  200. Low-power time synchronization for IoT applications
  201. Low Latency Brain-Machine Interfaces
  202. Low Power Embedded Systems
  203. Low Power Embedded Systems and Wireless Sensors Networks
  204. Low Power Geolocalization And Indoor Localization
  205. Low Power Neural Network For Multi Sensors Wearable Devices
  206. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor
  207. Low Precision Ara for ML
  208. Low Resolution Neural Networks
  209. MCU Bus and Memory Generator: implementation of a Highly Configurable bus and memory subsystem for a RISC-V based microcontroller.
  210. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)
  211. Machine Learning Assisted Direct Synthesis of Passive Networks
  212. Machine Learning for extracting Muscle features from Ultrasound raw data
  213. Machine Learning for extracting Muscle features using Ultrasound
  214. Machine Learning for extracting Muscle features using Ultrasound 2
  215. Machine Learning on Ultrasound Images
  216. Main Page
  217. Make Cellular Internet of Things Receivers Smart
  218. Manycore System on FPGA (M/S/G)
  219. Mapping Networks on Reconfigurable Binary Engine Accelerator
  220. Marco Bertuletti
  221. MatPHY: An Open-Source Physical Layer Development Framework
  222. Matheus Cavalcante
  223. Matteo Perotti
  224. Matthias Korb
  225. Mattia
  226. Mauro Salomon
  227. MemPool on HERO
  228. MemPool on HERO (1S)
  229. Memory Augmented Neural Networks in Brain-Computer Interfaces
  230. Michael Muehlberghuber
  231. Michael Rogenmoser
  232. Minimal Cost RISC-V core
  233. Minimum Variance Beamforming for Wearable Ultrasound Probes
  234. Mixed-Precision Neural Networks for Brain-Computer Interface Applications
  235. Mixed-Signal Circuit Design
  236. Mixed Signal IC Design
  237. Modeling FlooNoC in GVSoC (S/M)
  238. Modeling High Bandwidth Memory for Rapid Design Space Exploration (1-3S/B)
  239. Modular Distributed Data Collection Platform
  240. Modular Frequency-Modulation (FM) Music Synthesizer
  241. Molecular Binding Kinetics Modelling of NO2 on Graphene/hBN Heterostructure
  242. Monocular Vision-based Object Following on Nano-size Robotic Blimp
  243. Moritz Schneider
  244. Multi-Band Receiver Design for LTE Mobile Communication
  245. Multi-Modal Environmental Sensing With GAP9 (1-2S)
  246. Multi issue OoO Ariane Backend (M)
  247. Multisensory system for performance analysis in ski jumping (M/1-2S/B)
  248. Multiuser Equalization and Detection for 3GPP TD-SCDMA
  249. NAND Flash Open Research Platform
  250. NORX - an AEAD algorithm for the CAESAR competition

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)