Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 250 results in range #301 to #550.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. Embedded Artificial Intelligence:Systems And Applications
  2. Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams
  3. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  4. Embedded Systems and autonomous UAVs
  5. Enabling Efficient Systolic Execution on MemPool (M)
  6. Enabling Standalone Operation
  7. Enabling Standalone Operation for a Mobile Health Platform
  8. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  9. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  10. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  11. Energy Efficient AXI Interface to Serial Link Physical Layer
  12. Energy Efficient Autonomous UAVs
  13. Energy Efficient Circuits and IoT Systems Group
  14. Energy Efficient Serial Link
  15. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  16. Energy Efficient SoCs
  17. Energy Neutral Multi Sensors Wearable Device
  18. Engineering For Kids
  19. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  20. Enhancing our DMA Engine with Fault Tolerance
  21. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  22. EvaLTE: A 2G/3G/4G Cellular Transceiver FMC
  23. EvalEDGE: A 2G Cellular Transceiver FMC
  24. Evaluating An Ultra low Power Vision Node
  25. Evaluating SoA Post-Training Quantization Algorithms
  26. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  27. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  28. Evaluating the RiscV Architecture
  29. Event-Driven Computing
  30. Event-Driven Convolutional Neural Network Modular Accelerator
  31. Event-Driven Vision on an embedded platform
  32. Event-based navigation on autonomous nano-drones
  33. Every individual on the planet should have a real chance to obtain personalized medical therapy
  34. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  35. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  36. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  37. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  38. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  39. Exploring Algorithms for Early Seizure Detection
  40. Exploring NAS spaces with C-BRED
  41. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  42. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  43. Exploring schedules for incremental and annealing quantization algorithms
  44. Extend the RI5CY core with priviledge extensions
  45. Extended Verification for Ara
  46. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  47. Extending our FPU with Internal High-Precision Accumulation (M)
  48. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  49. Extending the RISCV backend of LLVM to support PULP Extensions
  50. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  51. Extreme-Edge Experience Replay for Keyword Spotting
  52. Eye movements
  53. Eye tracking
  54. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems
  55. FFT-based Convolutional Network Accelerator
  56. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  57. FPGA
  58. FPGA-Based Digital Frontend for 3G Receivers
  59. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  60. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  61. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  62. FPGA System Design for Computer Vision with Convolutional Neural Networks
  63. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  64. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  65. FPGA mapping of RPC DRAM
  66. Fabian Schuiki
  67. Fast Accelerator Context Switch for PULP
  68. Fast Simulation of Manycore Systems (1S)
  69. Fast Wakeup From Deep Sleep State
  70. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  71. Fault-Tolerant Floating-Point Units (M)
  72. Fault Tolerance
  73. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  74. Feature Extraction for Speech Recognition (1S)
  75. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment
  76. Federico Villani
  77. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  78. Final Presentation
  79. Final Report
  80. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  81. Finite Element Simulations of Transistors for Quantum Computing
  82. Finite element modeling of electrochemical random access memory
  83. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  84. Flexfloat DL Training Framework
  85. Flexible Electronic Systems and Embedded Epidermal Devices
  86. Flexible Front-End Circuit for Biomedical Data Acquisition
  87. Floating-Point Divide & Square Root Unit for Transprecision
  88. Forward error-correction ASIC using GRAND
  89. Frank K. Gürkaynak
  90. Freedom from Interference in Heterogeneous COTS SoCs
  91. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  92. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  93. GPT on the edge
  94. GRAND Hardware Implementation
  95. GSM Voice Capacity Evolution - VAMOS
  96. GUI-developement for an action-cam-based eye tracking device
  97. Glitches Reduce Listening Time of Your iPod
  98. Gomeza old project1
  99. Gomeza old project2
  100. Gomeza old project3
  101. Gomeza old project4
  102. Gomeza old project5
  103. Graph neural networks for epileptic seizure detection
  104. Guillaume Mocquard
  105. HERO: TLB Invalidation
  106. HW/SW Safety and Security
  107. Harald Kröll
  108. Hardware/software co-programming on the Parallella platform
  109. Hardware/software codesign neural decoding algorithm for “neural dust”
  110. Hardware Accelerated Derivative Pricing
  111. Hardware Acceleration
  112. Hardware Accelerator Integration into Embedded Linux
  113. Hardware Accelerator for Model Predictive Controller
  114. Hardware Accelerators for Lossless Quantized Deep Neural Networks
  115. Hardware Constrained Neural Architechture Search
  116. Hardware Exploration of Shared-Exponent MiniFloats (M)
  117. Hardware Support for IDE in Multicore Environment
  118. Heroino: Design of the next CORE-V Microcontroller
  119. Herschmi
  120. Heterogeneous SoCs
  121. High-Resolution, Calibrated Folding ADCs
  122. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  123. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  124. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  125. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  126. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  127. High-speed Scene Labeling on FPGA
  128. High-throughput Embedded System For Neurotechnology in collaboration with INI
  129. High Performance Cellular Receivers in Very Advanced CMOS
  130. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  131. High Performance SoCs
  132. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT
  133. High Speed FPGA Trigger Logic for Particle Physics Experiments
  134. High Throughput Turbo Decoder Design
  135. High performance continous-time Delta-Sigma ADC for biomedical applications
  136. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  137. High resolution, low power Sigma Delta ADC
  138. Huawei Research
  139. Human Intranet
  140. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  141. Hyper-Dimensional Computing Based Predictive Maintenance
  142. Hyper Meccano: Acceleration of Hyperdimensional Computing
  143. Hyperdimensional Computing
  144. Hypervisor Extension for Ariane (M)
  145. IBM A2O Core
  146. IBM Research
  147. IBM Research–Zurich
  148. IP-Based SoC Generation and Configuration (1-3S)
  149. IP-Based SoC Generation and Configuration (1-3S/B)
  150. ISA extensions in the Snitch Processor for Signal Processing (1M)
  151. ISA extensions in the Snitch Processor for Signal Processing (M)
  152. Ibex: Bit-Manipulation Extension
  153. Ibex: FPGA Optimizations
  154. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  155. IcySoC
  156. Image Sensor Interface and Pre-processing
  157. Image and Video Processing
  158. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  159. Implementation of a 2-D model for Li-ion batteries
  160. Implementation of a Cache Reliability Mechanism (1S/M)
  161. Implementation of a Coherent Application-Class Multicore System (1-2S)
  162. Implementation of a Heterogeneous System for Image Processing on an FPGA
  163. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  164. Implementation of a NB-IoT Positioning System
  165. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  166. Implementation of an AES Hardware Processing Engine (B/S)
  167. Implementation of an Accelerator for Retentive Networks (1-2S)
  168. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  169. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  170. Implementing A Low-Power Sensor Node Network
  171. Implementing Configurable Dual-Core Redundancy
  172. Implementing DSP Instructions in Banshee (1S)
  173. Implementing Hibernation on the ARM Cortex M0
  174. Improved Collision Avoidance for Nano-drones
  175. Improved Reacquisition for the 5G Cellular IoT
  176. Improved State Estimation on PULP-based Nano-UAVs
  177. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  178. Improving Resiliency of Hyperdimensional Computing
  179. Improving Scene Labeling with Hyperspectral Data
  180. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  181. Improving datarate and efficiency of ultra low power wearable ultrasound
  182. Improving our Smart Camera System
  183. In-ear EEG signal acquisition
  184. Indoor Positioning with Bluetooth
  185. Indoor Smart Tracking of Hospital instrumentation
  186. Inductive Charging Circuit for Implantable Devices
  187. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  188. Influence of the Initial Filament Geometry on the Forming Step in CBRAM
  189. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  190. Infrared Wake Up Radio
  191. Integrated Devices, Electronics, And Systems
  192. Integrated Information Processing
  193. Integrated silicon photonic structures
  194. Integrated silicon photonic structures-Lumiphase
  195. Integrating Hardware Accelerators into Snitch
  196. Integrating Hardware Accelerators into Snitch (1S)
  197. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  198. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  199. Integration Of A Smart Vision System
  200. Intelligent Disaster Early-Warning System (1-2S/M)
  201. Intelligent Power Management Unit (iPMU)
  202. Interfacing PULP with a Brain-Inspired Ultra-Low Power Spiking Cochlea
  203. Interference Cancellation for EC-GSM-IoT
  204. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  205. Interference Cancellation for the cellular Internet of Things
  206. Internet of Things Network Synchronizer
  207. Internet of Things SoC Characterization
  208. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  209. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  210. Investigation of Quantization Strategies for Retentive Networks (1S)
  211. Investigation of Redox Processes in CBRAM
  212. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  213. Investigation of the source starvation effect in III-V MOSFET
  214. IoT Turbo Decoder
  215. Jammer-Resilient Synchronization for Wireless Communications
  216. Jammer Mitigation Meets Machine Learning
  217. Karim Badawi
  218. Kinetic Energy Harvesting For Autonomous Smart Watches
  219. Knowledge Distillation for Embedded Machine Learning
  220. LAPACK/BLAS for FPGA
  221. LLVM and DaCe for Snitch (1-2S)
  222. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  223. LTE IoT Network Synchronization
  224. Learning Image Compression with Convolutional Networks
  225. Learning Image Decompression with Convolutional Networks
  226. Learning at the Edge with Hardware-Aware Algorithms
  227. Level Crossing ADC For a Many Channels Neural Recording Interface
  228. Libria
  229. LightProbe
  230. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  231. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  232. LightProbe - CNN-Based-Image-Reconstruction
  233. LightProbe - Design of a High-Speed Optical Link
  234. LightProbe - Frontend Firmware and Control Side Channel
  235. LightProbe - Implementation of compressed-sensing algorithms
  236. LightProbe - Thermal-Power aware on-head Beamforming
  237. LightProbe - Ultracompact Power Supply PCB
  238. LightProbe - WIFI extension (PCB)
  239. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  240. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  241. Low-Complexity MIMO Detection
  242. Low-Dropout Regulators for Magnetic Resonance Imaging
  243. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration
  244. Low-Power Environmental Sensing
  245. Low-Power Time Synchronization for IoT Applications
  246. Low-Resolution 5G Beamforming Codebook Design
  247. Low-power Clock Generation Solutions for 65nm Technology
  248. Low-power Temperature-insensitive Timer
  249. Low-power chip-to-chip communication network
  250. Low-power time synchronization for IoT applications

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)