Personal tools

Pages with the fewest revisions

From iis-projects

Jump to: navigation, search

Showing below up to 345 results in range #501 to #845.

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)

  1. Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea‏‎ (7 revisions)
  2. Ibex: FPGA Optimizations‏‎ (7 revisions)
  3. Digital Audio Interface for Smart Intensive Computing Triggering‏‎ (7 revisions)
  4. Ultrasound Low power WiFi with IMX7‏‎ (7 revisions)
  5. Indoor Positioning with Bluetooth‏‎ (7 revisions)
  6. Efficient NB-IoT Uplink Design‏‎ (7 revisions)
  7. Development of a Rockfall Sensor Node‏‎ (7 revisions)
  8. Digital Audio Processor for Cellular Applications‏‎ (7 revisions)
  9. Memory Augmented Neural Networks in Brain-Computer Interfaces‏‎ (7 revisions)
  10. Sub Noise Floor Channel Estimation for the Cellular Internet of Things‏‎ (7 revisions)
  11. Analysis and Design of Power Efficient RF/ mm-Wave LC-tank Oscillator in 28nm for 5G communication applications‏‎ (7 revisions)
  12. Efficient Search Design for Hyperdimensional Computing‏‎ (7 revisions)
  13. RazorEDGE: An Evolved EDGE DBB ASIC‏‎ (7 revisions)
  14. Transforming MemPool into a CGRA (M)‏‎ (7 revisions)
  15. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers‏‎ (7 revisions)
  16. Spiking Neural Network for Autonomous Navigation‏‎ (7 revisions)
  17. System Analysis and VLSI Design of NB-IoT Baseband Processing‏‎ (7 revisions)
  18. Zephyr RTOS on PULP‏‎ (7 revisions)
  19. EEG artifact detection for epilepsy monitoring‏‎ (7 revisions)
  20. Fault Tolerance‏‎ (7 revisions)
  21. Streaming Integer Extensions for Snitch (M/1-2S)‏‎ (7 revisions)
  22. LTE IoT Network Synchronization‏‎ (7 revisions)
  23. Characterization techniques for silicon photonics-Lumiphase‏‎ (7 revisions)
  24. Physical Implementation of ITA (2S)‏‎ (8 revisions)
  25. Weekly Reports‏‎ (8 revisions)
  26. Streaming Layer Normalization in ITA (M/1-2S)‏‎ (8 revisions)
  27. OTDOA Positioning for LTE Cat-M‏‎ (8 revisions)
  28. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)‏‎ (8 revisions)
  29. EvalEDGE: A 2G Cellular Transceiver FMC‏‎ (8 revisions)
  30. Resource Partitioning of RPC DRAM‏‎ (8 revisions)
  31. A Unified Compute Kernel Library for Snitch (1-2S)‏‎ (8 revisions)
  32. Extend the RI5CY core with priviledge extensions‏‎ (8 revisions)
  33. Object Detection and Tracking on the Edge‏‎ (8 revisions)
  34. Hardware Accelerator Integration into Embedded Linux‏‎ (8 revisions)
  35. Audio Video Preprocessing In Parallel Ultra Low Power Platform‏‎ (8 revisions)
  36. NVDLA meets PULP‏‎ (8 revisions)
  37. Implementation of a Cache Reliability Mechanism (1S/M)‏‎ (8 revisions)
  38. Evaluating SoA Post-Training Quantization Algorithms‏‎ (8 revisions)
  39. (M/1-2S): A Snitch-based Compute Accelerator for HERO‏‎ (8 revisions - redirect page)
  40. Sandro Belfanti‏‎ (8 revisions)
  41. Analog Compute-in-Memory Accelerator Interface and Integration‏‎ (8 revisions)
  42. Learning at the Edge with Hardware-Aware Algorithms‏‎ (8 revisions)
  43. Semi-Custom Digital VLSI for Processing-in-Memory‏‎ (8 revisions)
  44. Wireless EEG Acquisition and Processing‏‎ (8 revisions)
  45. Investigation of Metal Diffusion in Oxides for CBRAM Applications‏‎ (8 revisions)
  46. Machine Learning on Ultrasound Images‏‎ (8 revisions)
  47. ISA extensions in the Snitch Processor for Signal Processing (M)‏‎ (8 revisions)
  48. An FPGA-Based Evaluation Platform for Mobile Communications‏‎ (8 revisions)
  49. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification‏‎ (8 revisions)
  50. Flexible Electronic Systems and Epidermal Devices‏‎ (8 revisions - redirect page)
  51. A RISC-V fault-tolerant many-core accelerator for 5G Non-Terrestrial Networks (1-2S/B)‏‎ (8 revisions)
  52. Pirmin Vogel‏‎ (8 revisions)
  53. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker‏‎ (8 revisions)
  54. Implementing Hibernation on the ARM Cortex M0‏‎ (8 revisions)
  55. Evaluating the RiscV Architecture‏‎ (8 revisions)
  56. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC‏‎ (8 revisions)
  57. BCI-controlled Drone‏‎ (8 revisions)
  58. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs‏‎ (8 revisions)
  59. Manycore System on FPGA (M/S/G)‏‎ (8 revisions)
  60. Fast Wakeup From Deep Sleep State‏‎ (8 revisions)
  61. Multi issue OoO Ariane Backend (M)‏‎ (8 revisions)
  62. PREM Runtime Scheduling Policies‏‎ (8 revisions)
  63. Hypervisor Extension for Ariane (M)‏‎ (8 revisions)
  64. Deep Convolutional Autoencoder for iEEG Signals‏‎ (8 revisions)
  65. Ternary Weights Engine For Efficient Many Channels Spike Sorting Applications‏‎ (8 revisions)
  66. ASIC Implementation of Jammer Mitigation‏‎ (8 revisions)
  67. Development of a fingertip blood pressure sensor‏‎ (8 revisions)
  68. Hardware/software co-programming on the Parallella platform‏‎ (8 revisions)
  69. Ultra Low-Power Oscillator‏‎ (8 revisions)
  70. Modular Distributed Data Collection Platform‏‎ (8 revisions)
  71. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)‏‎ (8 revisions)
  72. SCMI Support for Power Controller Subsystem‏‎ (8 revisions)
  73. Linux Driver for fine-grain and low overhead access to on-chip performance counters‏‎ (8 revisions)
  74. Fault-Tolerant Floating-Point Units (M)‏‎ (8 revisions)
  75. ASIC Implementation of a Low-Power mmWave Massive MIMO Equalizer with a Custom Number Format‏‎ (8 revisions)
  76. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)‏‎ (8 revisions)
  77. Towards a Technology-independent and Synthesizable AXI4 Performance Monitoring and Throttling Unit (1-2S)‏‎ (8 revisions)
  78. A Trustworthy Three-Factor Authentication System‏‎ (8 revisions)
  79. A computational memory unit using phase-change memory devices‏‎ (8 revisions)
  80. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication‏‎ (9 revisions)
  81. Gomeza old project4‏‎ (9 revisions)
  82. Real-time eye movement analysis on a tablet computer‏‎ (9 revisions)
  83. Minimal Cost RISC-V core‏‎ (9 revisions)
  84. Next Generation Synchronization Signals‏‎ (9 revisions)
  85. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration‏‎ (9 revisions)
  86. Feature Extraction for Speech Recognition (1S)‏‎ (9 revisions)
  87. Machine Learning for extracting Muscle features using Ultrasound 2‏‎ (9 revisions)
  88. Karim Badawi‏‎ (9 revisions)
  89. Design and Implementation of an Approximate Floating Point Unit‏‎ (9 revisions)
  90. Ultrasound-EMG combined hand gesture recognition‏‎ (9 revisions)
  91. Quantum Key Secured 100 Gbit/s Payload Encryption and its High-Speed Network Interfaces‏‎ (9 revisions)
  92. Hyper-Dimensional Computing Based Predictive Maintenance‏‎ (9 revisions)
  93. Efficient Implementation of an Active-Set QP Solver for FPGAs‏‎ (9 revisions)
  94. Deconvolution Accelerator for On-Chip Semi-Supervised Learning‏‎ (9 revisions)
  95. Knowledge Distillation for Embedded Machine Learning‏‎ (9 revisions)
  96. HERO: TLB Invalidation‏‎ (9 revisions)
  97. Hyper Meccano: Acceleration of Hyperdimensional Computing‏‎ (9 revisions)
  98. Design of a 25 Gbps SerDes for optical chip-to-chip communication‏‎ (9 revisions)
  99. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)‏‎ (9 revisions)
  100. Time and Frequency Synchronization in LTE Cat-0 Devices‏‎ (9 revisions)
  101. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory‏‎ (9 revisions)
  102. Integrating Hardware Accelerators into Snitch‏‎ (9 revisions)
  103. Real-Time Pedestrian Detection For Privacy Enhancement‏‎ (9 revisions)
  104. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)‏‎ (9 revisions)
  105. Harald Kröll‏‎ (9 revisions)
  106. Improved Reacquisition for the 5G Cellular IoT‏‎ (9 revisions)
  107. Runtime partitioning of L1 memory in Mempool (M)‏‎ (9 revisions)
  108. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)‏‎ (9 revisions)
  109. Automatic unplugging detection for Ultrasound probes‏‎ (9 revisions)
  110. A Multiview Synthesis Core in 65 nm CMOS‏‎ (9 revisions)
  111. DC-DC Buck converter in 65nm CMOS‏‎ (9 revisions)
  112. Energy Efficient SoCs‏‎ (9 revisions)
  113. Configurable Ultra Low Power LDO‏‎ (9 revisions)
  114. Gomeza old project2‏‎ (9 revisions)
  115. LTE-Advanced RF Front-end Design in 28nm CMOS Technology‏‎ (9 revisions)
  116. Improved State Estimation on PULP-based Nano-UAVs‏‎ (9 revisions)
  117. Freedom from Interference in Heterogeneous COTS SoCs‏‎ (9 revisions)
  118. Practical Reconfigurable Intelligent Surfaces (RIS)‏‎ (9 revisions)
  119. Real-time View Synthesis using Image Domain Warping‏‎ (9 revisions)
  120. Michael Rogenmoser‏‎ (9 revisions)
  121. Hardware Accelerated Derivative Pricing‏‎ (9 revisions)
  122. OpenRISC SoC for Sensor Applications‏‎ (9 revisions)
  123. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging‏‎ (9 revisions)
  124. All the flavours of FFT on MemPool (1-2S/B)‏‎ (10 revisions)
  125. Self-Supervised User Positioning in Cell-Free Massive MIMO Systems‏‎ (10 revisions)
  126. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools‏‎ (10 revisions)
  127. Matteo Perotti‏‎ (10 revisions)
  128. LightProbe - Implementation of compressed-sensing algorithms‏‎ (10 revisions)
  129. Machine Learning for extracting Muscle features using Ultrasound‏‎ (10 revisions)
  130. Open Source Basestation for Evolved EDGE‏‎ (10 revisions - redirect page)
  131. Robert Balas‏‎ (10 revisions)
  132. Enabling Standalone Operation‏‎ (10 revisions)
  133. Time Gain Compensation for Ultrasound Imaging‏‎ (10 revisions)
  134. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB‏‎ (10 revisions)
  135. Radiation Testing of a PULP ASIC‏‎ (10 revisions)
  136. GSM Voice Capacity Evolution - VAMOS‏‎ (10 revisions)
  137. SystemVerilog formatter for our LowRISC-based guidelines (2-3G)‏‎ (10 revisions)
  138. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)‏‎ (10 revisions)
  139. A Wireless Sensor Network for HPC monitoring‏‎ (10 revisions)
  140. Wearable Ultrasound for Artery monitoring‏‎ (10 revisions)
  141. Cell-Free mmWave Massive MIMO Communication‏‎ (10 revisions)
  142. BigPULP: Shared Virtual Memory Multicluster Extensions‏‎ (10 revisions)
  143. Design of a VLIW processor architecture based on RISC-V‏‎ (10 revisions)
  144. Quest for the smallest Turing-complete core (2-3G)‏‎ (10 revisions - redirect page)
  145. Ultrasound based hand gesture recognition‏‎ (10 revisions)
  146. Cell Measurements for the 5G Internet of Things‏‎ (10 revisions)
  147. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces‏‎ (10 revisions)
  148. Visualizing Functional Microbubbles using Ultrasound Imaging‏‎ (10 revisions)
  149. Event-Driven Vision on an embedded platform‏‎ (10 revisions)
  150. MCU Bus and Memory Generator: implementation of a Highly Configurable bus and memory subsystem for a RISC-V based microcontroller.‏‎ (10 revisions)
  151. Design of Charge-Pump PLL in 22nm for 5G communication applications‏‎ (10 revisions)
  152. Wearables in Fashion‏‎ (10 revisions)
  153. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)‏‎ (10 revisions)
  154. Gomeza old project3‏‎ (10 revisions)
  155. Implementation of an Accelerator for Retentive Networks (1-2S)‏‎ (10 revisions)
  156. Advanced EEG glasses‏‎ (11 revisions)
  157. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening‏‎ (11 revisions)
  158. Hardware Acceleration‏‎ (11 revisions)
  159. Minimum Variance Beamforming for Wearable Ultrasound Probes‏‎ (11 revisions)
  160. Design of combined Ultrasound and Electromyography systems‏‎ (11 revisions)
  161. Baseband Processor Development for 4G IoT‏‎ (11 revisions)
  162. Evolved EDGE Physical Layer Incremental Redundancy Architecture‏‎ (11 revisions)
  163. Monocular Vision-based Object Following on Nano-size Robotic Blimp‏‎ (11 revisions)
  164. Channel Estimation and Equalization for LTE Advanced‏‎ (11 revisions)
  165. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 M 1-2B/S)‏‎ (11 revisions)
  166. Pulse Oximetry Fachpraktikum‏‎ (11 revisions)
  167. Design and Implementation of a multi-mode multi-master I2C peripheral‏‎ (11 revisions)
  168. Design of combined Ultrasound and PPG systems‏‎ (11 revisions)
  169. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment‏‎ (11 revisions)
  170. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions‏‎ (11 revisions)
  171. Towards Online Training of CNNs: Hebbian-Based Deep Learning‏‎ (11 revisions)
  172. FPGA-Based Digital Frontend for 3G Receivers‏‎ (11 revisions)
  173. Hardware Constrained Neural Architechture Search‏‎ (11 revisions)
  174. Adaptively Controlled Hysteresis Curve Tracer For Polymer Ultrasonic Transducers (1 S/B)‏‎ (11 revisions - redirect page)
  175. Audio Visual Speech Separation and Recognition (1S/1M)‏‎ (11 revisions)
  176. Energy-Efficient Brain-Inspired Hyperdimensional Computing‏‎ (11 revisions)
  177. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)‏‎ (11 revisions)
  178. LightProbe - WIFI extension (PCB)‏‎ (11 revisions)
  179. Non-blocking Algorithms in Real-Time Operating Systems‏‎ (11 revisions)
  180. Design and Evaluation of a Small Size Avalanche Beacon‏‎ (11 revisions)
  181. Timing Channel Mitigations for RISC-V Cores‏‎ (11 revisions)
  182. Interference Cancellation for EC-GSM-IoT‏‎ (11 revisions)
  183. FPGA System Design for Computer Vision with Convolutional Neural Networks‏‎ (11 revisions)
  184. Deep Learning-based Global Local Planner for Autonomous Nano-drones‏‎ (11 revisions)
  185. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications‏‎ (11 revisions)
  186. Real-time Linux on RISC-V‏‎ (11 revisions)
  187. Self-Learning Drones based on Neural Networks‏‎ (11 revisions)
  188. ASIC implementation of an interpolation-based wideband massive MIMO detector‏‎ (12 revisions)
  189. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems‏‎ (12 revisions)
  190. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials‏‎ (12 revisions)
  191. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems‏‎ (12 revisions)
  192. Stand-Alone Edge Computing with GAP8‏‎ (12 revisions)
  193. Towards the Ariane Desktop: Display Output for Ariane on FPGA under Linux (S/B/G)‏‎ (12 revisions)
  194. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex‏‎ (12 revisions)
  195. A RISC-V ISA Extension for Pseudo Dual-Issue Monte Carlo in Snitch (1M/2S)‏‎ (12 revisions)
  196. PULPonFPGA: Hardware L2 Cache‏‎ (12 revisions)
  197. Deep neural networks for seizure detection‏‎ (12 revisions)
  198. Hardware Accelerators for Lossless Quantized Deep Neural Networks‏‎ (12 revisions)
  199. Sensor Fusion for Rockfall Sensor Node‏‎ (12 revisions)
  200. Ultrasound Doppler system development‏‎ (12 revisions)
  201. Peak-to-average power Reduction‏‎ (12 revisions)
  202. Digital Audio High Level Synthesis for FPGAs‏‎ (12 revisions - redirect page)
  203. Spatio-Temporal Video Filtering‏‎ (12 revisions)
  204. Investigation of Quantization Strategies for Retentive Networks (1S)‏‎ (12 revisions)
  205. BigPULP: Multicluster Synchronization Extensions‏‎ (12 revisions)
  206. Accelerating Matrix Multiplication on a 216-core MPSoC (1M)‏‎ (12 revisions)
  207. Event-Driven Computing‏‎ (12 revisions)
  208. Bridging QuantLab with LPDNN‏‎ (12 revisions)
  209. Event-Driven Convolutional Neural Network Modular Accelerator‏‎ (12 revisions)
  210. Investigation of Redox Processes in CBRAM‏‎ (12 revisions)
  211. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (12 revisions)
  212. Scattering Networks for Scene Labeling‏‎ (12 revisions)
  213. Covariant Feature Detector on Parallel Ultra Low Power Architecture‏‎ (12 revisions)
  214. Signal-Processing and Data-Compression on Beaglebone Black used as embedded HPC-performance-monitoring device‏‎ (12 revisions)
  215. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control‏‎ (12 revisions)
  216. SmartRing‏‎ (12 revisions)
  217. Image and Video Processing‏‎ (12 revisions)
  218. Towards global Brain-Computer Interfaces‏‎ (13 revisions)
  219. Efficient collective communications in FlooNoC (1M)‏‎ (13 revisions)
  220. Deep Learning for Brain-Computer Interface‏‎ (13 revisions)
  221. Turbo Equalization for Cellular IoT‏‎ (13 revisions)
  222. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)‏‎ (13 revisions)
  223. On-Board Software for PULP on a Satellite‏‎ (13 revisions)
  224. Neural Recording Interface and Signal Processing‏‎ (13 revisions)
  225. CLIC for the CVA6‏‎ (13 revisions)
  226. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT‏‎ (13 revisions)
  227. Level Crossing ADC For a Many Channels Neural Recording Interface‏‎ (13 revisions)
  228. Integrated silicon photonic structures‏‎ (13 revisions)
  229. GUI-developement for an action-cam-based eye tracking device‏‎ (13 revisions)
  230. LAPACK/BLAS for FPGA‏‎ (13 revisions)
  231. Shared Correlation Accelerator for an RF SoC‏‎ (13 revisions)
  232. StoneEDGE: An EC-GSM-IoT and Evolved EDGE PHY ASIC‏‎ (13 revisions)
  233. On-chip clock synthesizer design and porting‏‎ (13 revisions)
  234. Cycle-Accurate Event-Based Simulation of Snitch Core‏‎ (13 revisions)
  235. Gomeza old project1‏‎ (13 revisions)
  236. Acceleration and Transprecision‏‎ (13 revisions)
  237. A Wireless Sensor Network for a Smart LED Lighting control‏‎ (13 revisions)
  238. Online Learning of User Features (1S)‏‎ (13 revisions)
  239. MatPHY: An Open-Source Physical Layer Development Framework‏‎ (13 revisions)
  240. ASIC implementation of a beamspace massive MIMO-OFDM detector for 5G/6G‏‎ (13 revisions)
  241. Ultra low power wearable ultrasound probe‏‎ (14 revisions)
  242. PULP in space - Fault Tolerant PULP System for Critical Space Applications‏‎ (14 revisions)
  243. Application Specific Frequency Synthesizers (Analog/Digital PLLs)‏‎ (14 revisions)
  244. ASIC Design of a Gaussian Message Passing Processor‏‎ (14 revisions)
  245. Adaptively Controlled Polarization And Hysteresis Curve Tracing For Polymer Piezoelectrics (1 S/B)‏‎ (14 revisions)
  246. Beamspace processing for 5G mmWave massive MIMO on GPU‏‎ (14 revisions)
  247. HW/SW Safety and Security‏‎ (14 revisions)
  248. Heroino: Design of the next CORE-V Microcontroller‏‎ (14 revisions)
  249. Finite Element Simulations of Transistors for Quantum Computing‏‎ (14 revisions)
  250. Physical Implementation of Ara, PULP's Vector Machine (1-2S)‏‎ (14 revisions)
  251. High-speed Scene Labeling on FPGA‏‎ (14 revisions)
  252. Completed‏‎ (15 revisions)
  253. Active-Set QP Solver on FPGA‏‎ (15 revisions)
  254. Vector Processor for In-Memory Computing‏‎ (15 revisions)
  255. Digital Transmitter for Mobile Communications‏‎ (15 revisions)
  256. Elliptic Curve Accelerator for zkSNARKs‏‎ (15 revisions)
  257. Big Data Analytics Benchmarks for Ara‏‎ (15 revisions)
  258. Advanced 5G Repetition Combining‏‎ (15 revisions)
  259. Digital Beamforming for Ultrasound Imaging‏‎ (15 revisions)
  260. DMA Streaming Co-processor‏‎ (15 revisions)
  261. PULP-Shield for Autonomous UAV‏‎ (15 revisions)
  262. Design of an LTE Module for the Internet of Things‏‎ (15 revisions)
  263. Heterogeneous SoCs‏‎ (16 revisions)
  264. Rethinking our Convolutional Network Accelerator Architecture‏‎ (16 revisions)
  265. Wireless In Action Data Streaming in Ski Jumping (1 B/S)‏‎ (16 revisions)
  266. LightProbe‏‎ (16 revisions)
  267. 3D Turbo Decoder ASIC Realization‏‎ (16 revisions)
  268. Optimal System Duty Cycling for a Mobile Health Platform‏‎ (16 revisions)
  269. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications‏‎ (16 revisions)
  270. Baseband Meets CPU‏‎ (17 revisions)
  271. Energy Efficient AXI Interface to Serial Link Physical Layer‏‎ (17 revisions)
  272. Fast Accelerator Context Switch for PULP‏‎ (17 revisions)
  273. Energy Efficient Circuits and IoT Systems Group‏‎ (17 revisions)
  274. Nanoscale Hybrid III-V Plasmonic Laser for Low-Power Photonic ICs‏‎ (17 revisions)
  275. Compressed Sensing vs JPEG‏‎ (17 revisions)
  276. A Snitch-based Compute Accelerator for HERO‏‎ (17 revisions)
  277. BLISS - Battery-Less Identification System for Security‏‎ (17 revisions)
  278. Streaming Integer Extensions for Snitch (M)‏‎ (17 revisions - redirect page)
  279. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core‏‎ (17 revisions)
  280. Improving Scene Labeling with Hyperspectral Data‏‎ (18 revisions)
  281. Flexfloat DL Training Framework‏‎ (18 revisions)
  282. Low-Power Environmental Sensing‏‎ (18 revisions)
  283. David J. Mack‏‎ (18 revisions)
  284. ASIC Implementation of High-Throughput Next Generation Turbo Decoders‏‎ (18 revisions)
  285. Mapping Networks on Reconfigurable Binary Engine Accelerator‏‎ (18 revisions)
  286. VLSI Implementation of a Low-Complexity Channel Shortener for 2G EC-GSM-IoT and Evolved EDGE‏‎ (18 revisions)
  287. FFT-based Convolutional Network Accelerator‏‎ (19 revisions)
  288. Trace Debugger for custom RISC-V Core‏‎ (19 revisions)
  289. Wireless Communication Systems for the IoT‏‎ (19 revisions)
  290. PULP’s CLIC extensions for fast interrupt handling‏‎ (19 revisions)
  291. 4th Generation Synchronization‏‎ (19 revisions)
  292. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration‏‎ (20 revisions)
  293. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA‏‎ (20 revisions)
  294. Accelerator for Boosted Binary Features‏‎ (20 revisions)
  295. Accelerator for Spatio-Temporal Video Filtering‏‎ (20 revisions)
  296. Low-Dropout Regulators for Magnetic Resonance Imaging‏‎ (21 revisions)
  297. A reduction-capable AXI XBAR for fast M-to-1 communication (1M)‏‎ (21 revisions)
  298. Benjamin Weber‏‎ (21 revisions)
  299. Real-Time Stereo to Multiview Conversion‏‎ (22 revisions)
  300. Reading The GSM Beacon Carrier with OsmocomBB and stoneEDGE‏‎ (23 revisions)
  301. Open Source Baseband Firmware for 2G Cellular Networks‏‎ (24 revisions)
  302. Vector-based Parallel Programming Optimization of Communication Algorithm (1-2S/B)‏‎ (24 revisions)
  303. Smart Meters‏‎ (24 revisions)
  304. Ultra-wideband Concurrent Ranging‏‎ (24 revisions)
  305. An Ultra-Low-Power Neuromorphic Spiking Neuron Design‏‎ (24 revisions)
  306. Skin coupling media characterization for fitnesstracker applications (1 B/S)‏‎ (25 revisions)
  307. Exploring schedules for incremental and annealing quantization algorithms‏‎ (26 revisions)
  308. Real-Time Embedded Systems‏‎ (27 revisions)
  309. Probing the limits of fake-quantised neural networks‏‎ (27 revisions)
  310. Energy Efficient Serial Link‏‎ (28 revisions)
  311. Design of Scalable Event-driven Neural-Recording Digital Interface‏‎ (29 revisions)
  312. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)‏‎ (29 revisions)
  313. ASIC Development of 5G-NR LDPC Decoder‏‎ (29 revisions)
  314. Analog‏‎ (30 revisions)
  315. Probabilistic training algorithms for quantized neural networks‏‎ (30 revisions)
  316. Andrea Cossettini‏‎ (30 revisions)
  317. Real-Time ECG Contractions Classification‏‎ (31 revisions)
  318. Hyperdimensional Computing‏‎ (33 revisions)
  319. Multisensory system for performance analysis in ski jumping (M/1-2S/B)‏‎ (33 revisions)
  320. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)‏‎ (36 revisions)
  321. Real-Time Optical Flow Using Neural Networks‏‎ (38 revisions)
  322. Huawei Research‏‎ (40 revisions)
  323. Template‏‎ (43 revisions)
  324. Quantum transport in 2D heterostructures‏‎ (44 revisions)
  325. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)‏‎ (47 revisions)
  326. Brunn test‏‎ (47 revisions)
  327. Design and Implementation of a Convolutional Neural Network Accelerator ASIC‏‎ (48 revisions)
  328. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)‏‎ (49 revisions)
  329. Marco Bertuletti‏‎ (50 revisions)
  330. Wearables for Sports and Fitness Tracking‏‎ (52 revisions)
  331. High Performance SoCs‏‎ (53 revisions)
  332. Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors‏‎ (55 revisions)
  333. Influence of the Initial Filament Geometry on the Forming Step in CBRAM‏‎ (57 revisions)
  334. Flexible Electronic Systems and Embedded Epidermal Devices‏‎ (66 revisions)
  335. Biomedical System on Chips‏‎ (69 revisions)
  336. IBM Research‏‎ (89 revisions)
  337. Digital‏‎ (90 revisions)
  338. Biomedical Circuits, Systems, and Applications‏‎ (107 revisions)
  339. PULP‏‎ (108 revisions)
  340. Integrated Information Processing‏‎ (127 revisions)
  341. Main Page‏‎ (129 revisions)
  342. Deep Learning Projects‏‎ (149 revisions)
  343. Energy Efficient Autonomous UAVs‏‎ (172 revisions)
  344. Digital Medical Ultrasound Imaging‏‎ (176 revisions)
  345. Human Intranet‏‎ (176 revisions)

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)