Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 250 results in range #301 to #550.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams
  2. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  3. Embedded Systems and autonomous UAVs
  4. Enabling Efficient Systolic Execution on MemPool (M)
  5. Enabling Standalone Operation
  6. Enabling Standalone Operation for a Mobile Health Platform
  7. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  8. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  9. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  10. Energy Efficient AXI Interface to Serial Link Physical Layer
  11. Energy Efficient Autonomous UAVs
  12. Energy Efficient Circuits and IoT Systems Group
  13. Energy Efficient Serial Link
  14. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  15. Energy Efficient SoCs
  16. Energy Neutral Multi Sensors Wearable Device
  17. Engineering For Kids
  18. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  19. Enhancing our DMA Engine with Fault Tolerance
  20. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  21. EvaLTE: A 2G/3G/4G Cellular Transceiver FMC
  22. EvalEDGE: A 2G Cellular Transceiver FMC
  23. Evaluating An Ultra low Power Vision Node
  24. Evaluating SoA Post-Training Quantization Algorithms
  25. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  26. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  27. Evaluating the RiscV Architecture
  28. Event-Driven Computing
  29. Event-Driven Convolutional Neural Network Modular Accelerator
  30. Event-Driven Vision on an embedded platform
  31. Event-based navigation on autonomous nano-drones
  32. Every individual on the planet should have a real chance to obtain personalized medical therapy
  33. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  34. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  35. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  36. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  37. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  38. Exploring Algorithms for Early Seizure Detection
  39. Exploring NAS spaces with C-BRED
  40. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  41. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  42. Exploring schedules for incremental and annealing quantization algorithms
  43. Extend the RI5CY core with priviledge extensions
  44. Extended Verification for Ara
  45. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  46. Extending our FPU with Internal High-Precision Accumulation (M)
  47. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  48. Extending the RISCV backend of LLVM to support PULP Extensions
  49. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  50. Extreme-Edge Experience Replay for Keyword Spotting
  51. Eye movements
  52. Eye tracking
  53. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems
  54. FFT-based Convolutional Network Accelerator
  55. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  56. FPGA
  57. FPGA-Based Digital Frontend for 3G Receivers
  58. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  59. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  60. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  61. FPGA System Design for Computer Vision with Convolutional Neural Networks
  62. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  63. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  64. FPGA mapping of RPC DRAM
  65. Fabian Schuiki
  66. Fast Accelerator Context Switch for PULP
  67. Fast Simulation of Manycore Systems (1S)
  68. Fast Wakeup From Deep Sleep State
  69. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  70. Fault-Tolerant Floating-Point Units (M)
  71. Fault Tolerance
  72. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  73. Feature Extraction for Speech Recognition (1S)
  74. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment
  75. Federico Villani
  76. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  77. Final Presentation
  78. Final Report
  79. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  80. Finite Element Simulations of Transistors for Quantum Computing
  81. Finite element modeling of electrochemical random access memory
  82. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  83. Flexfloat DL Training Framework
  84. Flexible Electronic Systems and Embedded Epidermal Devices
  85. Flexible Front-End Circuit for Biomedical Data Acquisition
  86. Floating-Point Divide & Square Root Unit for Transprecision
  87. Forward error-correction ASIC using GRAND
  88. Frank K. Gürkaynak
  89. Freedom from Interference in Heterogeneous COTS SoCs
  90. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  91. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  92. GPT on the edge
  93. GRAND Hardware Implementation
  94. GSM Voice Capacity Evolution - VAMOS
  95. GUI-developement for an action-cam-based eye tracking device
  96. Glitches Reduce Listening Time of Your iPod
  97. Gomeza old project1
  98. Gomeza old project2
  99. Gomeza old project3
  100. Gomeza old project4
  101. Gomeza old project5
  102. Graph neural networks for epileptic seizure detection
  103. Guillaume Mocquard
  104. HERO: TLB Invalidation
  105. HW/SW Safety and Security
  106. Harald Kröll
  107. Hardware/software co-programming on the Parallella platform
  108. Hardware/software codesign neural decoding algorithm for “neural dust”
  109. Hardware Accelerated Derivative Pricing
  110. Hardware Acceleration
  111. Hardware Accelerator Integration into Embedded Linux
  112. Hardware Accelerator for Model Predictive Controller
  113. Hardware Accelerators for Lossless Quantized Deep Neural Networks
  114. Hardware Constrained Neural Architechture Search
  115. Hardware Exploration of Shared-Exponent MiniFloats (M)
  116. Hardware Support for IDE in Multicore Environment
  117. Heroino: Design of the next CORE-V Microcontroller
  118. Herschmi
  119. Heterogeneous SoCs
  120. High-Resolution, Calibrated Folding ADCs
  121. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  122. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  123. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  124. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  125. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  126. High-speed Scene Labeling on FPGA
  127. High-throughput Embedded System For Neurotechnology in collaboration with INI
  128. High Performance Cellular Receivers in Very Advanced CMOS
  129. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  130. High Performance SoCs
  131. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT
  132. High Speed FPGA Trigger Logic for Particle Physics Experiments
  133. High Throughput Turbo Decoder Design
  134. High performance continous-time Delta-Sigma ADC for biomedical applications
  135. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  136. High resolution, low power Sigma Delta ADC
  137. Huawei Research
  138. Human Intranet
  139. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  140. Hyper-Dimensional Computing Based Predictive Maintenance
  141. Hyper Meccano: Acceleration of Hyperdimensional Computing
  142. Hyperdimensional Computing
  143. Hypervisor Extension for Ariane (M)
  144. IBM A2O Core
  145. IBM Research
  146. IBM Research–Zurich
  147. IP-Based SoC Generation and Configuration (1-3S)
  148. IP-Based SoC Generation and Configuration (1-3S/B)
  149. ISA extensions in the Snitch Processor for Signal Processing (1M)
  150. ISA extensions in the Snitch Processor for Signal Processing (M)
  151. Ibex: Bit-Manipulation Extension
  152. Ibex: FPGA Optimizations
  153. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  154. IcySoC
  155. Image Sensor Interface and Pre-processing
  156. Image and Video Processing
  157. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  158. Implementation of a 2-D model for Li-ion batteries
  159. Implementation of a Cache Reliability Mechanism (1S/M)
  160. Implementation of a Coherent Application-Class Multicore System (1-2S)
  161. Implementation of a Heterogeneous System for Image Processing on an FPGA
  162. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  163. Implementation of a NB-IoT Positioning System
  164. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  165. Implementation of an AES Hardware Processing Engine (B/S)
  166. Implementation of an Accelerator for Retentive Networks (1-2S)
  167. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  168. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  169. Implementing A Low-Power Sensor Node Network
  170. Implementing Configurable Dual-Core Redundancy
  171. Implementing DSP Instructions in Banshee (1S)
  172. Implementing Hibernation on the ARM Cortex M0
  173. Improved Collision Avoidance for Nano-drones
  174. Improved Reacquisition for the 5G Cellular IoT
  175. Improved State Estimation on PULP-based Nano-UAVs
  176. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  177. Improving Resiliency of Hyperdimensional Computing
  178. Improving Scene Labeling with Hyperspectral Data
  179. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  180. Improving datarate and efficiency of ultra low power wearable ultrasound
  181. Improving our Smart Camera System
  182. In-ear EEG signal acquisition
  183. Indoor Positioning with Bluetooth
  184. Indoor Smart Tracking of Hospital instrumentation
  185. Inductive Charging Circuit for Implantable Devices
  186. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  187. Influence of the Initial Filament Geometry on the Forming Step in CBRAM
  188. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  189. Infrared Wake Up Radio
  190. Integrated Devices, Electronics, And Systems
  191. Integrated Information Processing
  192. Integrated silicon photonic structures
  193. Integrated silicon photonic structures-Lumiphase
  194. Integrating Hardware Accelerators into Snitch
  195. Integrating Hardware Accelerators into Snitch (1S)
  196. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  197. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  198. Integration Of A Smart Vision System
  199. Intelligent Power Management Unit (iPMU)
  200. Interfacing PULP with a Brain-Inspired Ultra-Low Power Spiking Cochlea
  201. Interference Cancellation for EC-GSM-IoT
  202. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  203. Interference Cancellation for the cellular Internet of Things
  204. Internet of Things Network Synchronizer
  205. Internet of Things SoC Characterization
  206. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  207. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  208. Investigation of Quantization Strategies for Retentive Networks (1S)
  209. Investigation of Redox Processes in CBRAM
  210. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  211. Investigation of the source starvation effect in III-V MOSFET
  212. IoT Turbo Decoder
  213. Jammer-Resilient Synchronization for Wireless Communications
  214. Jammer Mitigation Meets Machine Learning
  215. Karim Badawi
  216. Kinetic Energy Harvesting For Autonomous Smart Watches
  217. Knowledge Distillation for Embedded Machine Learning
  218. LAPACK/BLAS for FPGA
  219. LLVM and DaCe for Snitch (1-2S)
  220. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  221. LTE IoT Network Synchronization
  222. Learning Image Compression with Convolutional Networks
  223. Learning Image Decompression with Convolutional Networks
  224. Learning at the Edge with Hardware-Aware Algorithms
  225. Level Crossing ADC For a Many Channels Neural Recording Interface
  226. Libria
  227. LightProbe
  228. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  229. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  230. LightProbe - CNN-Based-Image-Reconstruction
  231. LightProbe - Design of a High-Speed Optical Link
  232. LightProbe - Frontend Firmware and Control Side Channel
  233. LightProbe - Implementation of compressed-sensing algorithms
  234. LightProbe - Thermal-Power aware on-head Beamforming
  235. LightProbe - Ultracompact Power Supply PCB
  236. LightProbe - WIFI extension (PCB)
  237. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  238. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  239. Low-Complexity MIMO Detection
  240. Low-Dropout Regulators for Magnetic Resonance Imaging
  241. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration
  242. Low-Power Time Synchronization for IoT Applications
  243. Low-Resolution 5G Beamforming Codebook Design
  244. Low-power Clock Generation Solutions for 65nm Technology
  245. Low-power Temperature-insensitive Timer
  246. Low-power chip-to-chip communication network
  247. Low-power time synchronization for IoT applications
  248. Low Latency Brain-Machine Interfaces
  249. Low Power Embedded Systems
  250. Low Power Embedded Systems and Wireless Sensors Networks

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)