Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 250 results in range #21 to #270.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. A FPGA-based data streaming system that enables real-time monitoring of cell culture and neuroactivities
  2. A Flexible FPGA-Based Peripheral Platform Extending Linux-Capable Systems on Chip (1-3S/B)
  3. A Flexible Peripheral System for High-Performance Systems on Chip (M)
  4. A Multiview Synthesis Core in 65 nm CMOS
  5. A Novel Constrained-Viterbi Algorithm with Linear Equalization and Grouping Assistance
  6. A Novel Execution Scheme for Ultra-tiny CNNs Aboard Nano-UAVs
  7. A Post-Simulation Trace-Based RISC-V GDB Debugging Server
  8. A RISC-V ISA Extension for Pseudo Dual-Issue Monte Carlo in Snitch (1M/2S)
  9. A RISC-V ISA Extension for Scalar Chaining in Snitch (M)
  10. A RISC-V fault-tolerant many-core accelerator for 5G Non-Terrestrial Networks (1-2S/B)
  11. A Recurrent Neural Network Speech Recognition Chip
  12. A Snitch-Based SoC on iCE40 FPGAs (1-2S/B)
  13. A Snitch-based Compute Accelerator for HERO
  14. A Snitch-based Compute Accelerator for HERO (M/1-2S)
  15. A Trustworthy Three-Factor Authentication System
  16. A Unified-Multiplier Based Hardware Architecture for Elliptic Curve Cryptography
  17. A Unified Compute Kernel Library for Snitch (1-2S)
  18. A Waypoint-based Navigation System for Nano-Size UAVs in GPS-denied Environments
  19. A Wearable System To Control Phone And Electronic Device Without Hands
  20. A Wearable System for long term monitoring of human physiological parameters with E skin sensors
  21. A Wearable Wireless Kidney Function Monitoring System For BioMedical Applications
  22. A Wireless Sensor Network for HPC monitoring
  23. A Wireless Sensor Network for a Smart Building Monitor and Control
  24. A Wireless Sensor Network for a Smart LED Lighting control
  25. A computational memory unit using phase-change memory devices
  26. A mmWave Voltage-Controlled-Oscillator (VCO) for beyond 5G applications
  27. A reduction-capable AXI XBAR for fast M-to-1 communication (1M)
  28. Ab-initio Simulation of Strained Thermoelectric Materials
  29. Accelerating Applications Relying on Matrix-Vector-Product-Like Operations
  30. Accelerating Matrix Multiplication on a 216-core MPSoC (1M)
  31. Accelerating Stencil Workloads on Snitch using ISSRs (1-2S/B)
  32. Acceleration and Transprecision
  33. Accelerator for Boosted Binary Features
  34. Accelerator for Spatio-Temporal Video Filtering
  35. Accelerators for object detection and tracking
  36. Accurate deep learning inference using computational memory
  37. Active-Set QP Solver on FPGA
  38. Adaptively Controlled Polarization And Hysteresis Curve Tracing For Polymer Piezoelectrics (1 S/B)
  39. Adding Linux Support to our DMA Engine (1-2S/B)
  40. Advanced 5G Repetition Combining
  41. Advanced Data Movers for Modern Neural Networks
  42. Advanced EEG glasses
  43. Advanced Physical Design: Reinforcement Learning for Macro Placement and Mix-Placer (B/1-2S)
  44. Adversarial Attacks Against Deep Neural Networks In Wearable Cameras
  45. Alias-Free Oscillator Synchronization for Arbitrary Waveforms
  46. Aliasing-Free Wavetable Music Synthesizer
  47. All-Digital In-Memory Processing
  48. All the flavours of FFT on MemPool (1-2S/B)
  49. Ambient RF Energy harvesting for Wireless Sensor Network
  50. An Efficient Compiler Backend for Snitch (1S/B)
  51. An Energy Efficient Brain-Computer Interface using Mr.Wolf
  52. An FPGA-Based Evaluation Platform for Mobile Communications
  53. An FPGA-Based Testbed for 3G Mobile Communications Receivers
  54. An Industrial-grade Bluetooth LE Mesh Network Solution
  55. An RPC DRAM Implementation for Energy-Efficient ASICs (1-2S)
  56. An Ultra-Compact High-Power CMOS Power Amplifier for Millimeter-Wave 5G Communications
  57. An Ultra-Low-Power Neuromorphic Spiking Neuron Design
  58. An all Standard-Cell Based Energy Efficient HW Accelerator for DSP and Deep Learning Applications
  59. Analog
  60. AnalogInt
  61. Analog Compute-in-Memory Accelerator Interface and Integration
  62. Analog IC Design
  63. Analog Layout Engine
  64. Analog building blocks for mmWave manipulation
  65. Analysis and Design of Power Efficient RF/ mm-Wave LC-tank Oscillator in 28nm for 5G communication applications
  66. Analysis of Low-Power Wide Area Network Technologies for the Internet of Things
  67. Andrea Cossettini
  68. Andreas Kurth
  69. Android Software Design
  70. Android reliability governor
  71. Application Specific Frequency Synthesizers (Analog/Digital PLLs)
  72. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Full System Intregration
  73. Approximate Matrix Multiplication based Hardware Accelerator to achieve the next 10x in Energy Efficiency: Training Strategy And Algorithmic optimizations
  74. Ara: Update PULP's Vector Processor with the recent RISC-V Vector Extension Development
  75. Artificial Reverberation for Embedded Systems
  76. Assessment of novel photovoltaic architectures by circuit simulation
  77. Atretter
  78. Audio
  79. Audio DAC Conversion Jitter Measurement System
  80. Audio Signal Processing
  81. Audio Video Preprocessing In Parallel Ultra Low Power Platform
  82. Audio Visual Speech Recognition (1S/1M)
  83. Audio Visual Speech Separation (1S/1M)
  84. Audio Visual Speech Separation and Recognition (1S/1M)
  85. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)
  86. Autoencoder Accelerator for On-Chip Semi-Supervised Learning
  87. Automatic unplugging detection for Ultrasound probes
  88. Autonomous Mapping with Nano-Drones UWB and Novel Depth Sensors
  89. Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors
  90. Autonomous Sensing For Trains In The IoT Era
  91. Autonomous Sensors For Underwater Monitoring In Smart Navy Systems
  92. Autonomous Smart Watches: Hardware and Software Desing
  93. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification
  94. Autonomus Drones With Novel Sensors And Ultra Wide Band
  95. BCI-controlled Drone
  96. BLISS - Battery-Less Identification System for Security
  97. Bandwidth Efficient NEureka
  98. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication
  99. Baseband Meets CPU
  100. Baseband Processor Development for 4G IoT
  101. Bateryless Heart Rate Monitoring
  102. Battery indifferent wearable Ultrasound
  103. Beamspace processing for 5G mmWave massive MIMO on GPU
  104. Beat Cadence
  105. Beat DigRF
  106. Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA)
  107. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)
  108. Benchmarking a heterogeneous 217-core MPSoC on HPC applications
  109. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)
  110. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S))
  111. Benjamin Sporrer
  112. Benjamin Weber
  113. BigPULP: Multicluster Synchronization Extensions
  114. BigPULP: Shared Virtual Memory Multicluster Extensions
  115. Big Data Analytics Benchmarks for Ara
  116. Biomedical Circuits, Systems, and Applications
  117. Biomedical System on Chips
  118. Biomedical Systems on Chip
  119. BirdGuard
  120. Birds Long Term Monitoring With Ultra Low Power Wireless Sensor Node
  121. Bluetooth Low Energy network with optimized data throughput
  122. Bluetooth Low Energy receiver in 65nm CMOS
  123. Bridging QuantLab with LPDNN
  124. Bringing XNOR-nets (ConvNets) to Silicon
  125. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)
  126. Brunn test
  127. Build the Fastest 2G Modem Ever
  128. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)
  129. CLIC for the CVA6
  130. CMOS power amplifier for field measurements in MRI systems
  131. CPS Software-Configurable State-Machine
  132. Cell-Free mmWave Massive MIMO Communication
  133. Cell Measurements for the 5G Internet of Things
  134. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core
  135. Change-based Evaluation of Convolutional Neural Networks
  136. Channel Decoding for TD-HSPA
  137. Channel Estimation and Equalization for LTE Advanced
  138. Channel Estimation for 3GPP TD-SCDMA
  139. Channel Estimation for 5G Cellular IoT and Fast Fading Channels
  140. Channel Estimation for TD-HSPA
  141. Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures
  142. Characterization techniques for silicon photonics-Lumiphase
  143. Charge and heat transport through graphene nanoribbon based devices
  144. Charging System for Implantable Electronics
  145. Christoph Keller
  146. Christoph Leitner
  147. Circuits and Systems for Nanoelectrode Array Biosensors
  148. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing
  149. Coding Guidelines
  150. Coherence-Capable Write-Back L1 Data Cache for Ariane (M)
  151. Combining Multi Sensor Imaging and Machine Learning for Robust Far-Field Vision
  152. Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation
  153. Compiler Profiling and Optimizing
  154. Completed
  155. Compressed Sensing Reconstruction on FPGA
  156. Compressed Sensing for Wireless Biosignal Monitoring
  157. Compressed Sensing vs JPEG
  158. Compression of Ultrasound data on FPGA
  159. Compression of iEEG Data
  160. Computation of Phonon Bandstructure in III-V Nanostructures
  161. Configurable Ultra Low Power LDO
  162. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices
  163. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection
  164. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients
  165. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device
  166. Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP
  167. Counter-based Fast Power Estimation using FPGAs (M/1-3S)
  168. Covariant Feature Detector on Parallel Ultra Low Power Architecture
  169. Creating A Boundry Scan Generator (1-3S/B/2-3G)
  170. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)
  171. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)
  172. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)
  173. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)
  174. Creating a HDMI Video Interface for PULP
  175. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)
  176. Cryptography
  177. Cycle-Accurate Event-Based Simulation of Snitch Core
  178. DC-DC Buck converter in 65nm CMOS
  179. DMA Streaming Co-processor
  180. DaCe on Snitch
  181. Data Augmentation Techniques in Biosignal Classification
  182. Data Mapping for Unreliable Memories
  183. David J. Mack
  184. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  185. Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea
  186. Deep Convolutional Autoencoder for iEEG Signals
  187. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  188. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  189. Deep Learning Projects
  190. Deep Learning for Brain-Computer Interface
  191. Deep Unfolding of Iterative Optimization Algorithms
  192. Deep neural networks for seizure detection
  193. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  194. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  195. Design Review
  196. Design and Evaluation of a Small Size Avalanche Beacon
  197. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  198. Design and Implementation of Digital Spiking Neurons for Ultra-Low-Power In-Cluster Coprocessors
  199. Design and Implementation of a Convolutional Neural Network Accelerator ASIC
  200. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  201. Design and Implementation of a multi-mode multi-master I2C peripheral
  202. Design and Implementation of an Approximate Floating Point Unit
  203. Design and Implementation of ultra low power vision system
  204. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA
  205. Design and implementation of the front-end for a portable ionizing radiation detector
  206. Design of Charge-Pump PLL in 22nm for 5G communication applications
  207. Design of MEMs Sensor Interface
  208. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  209. Design of Scalable Event-driven Neural-Recording Digital Interface
  210. Design of State Retentive Flip-Flops
  211. Design of Streaming Data Platform for High-Speed ADC Data
  212. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  213. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  214. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  215. Design of a D-Band Variable Gain Amplifier for 6G Communication
  216. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  217. Design of a Fused Multiply Add Floating Point Unit
  218. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  219. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  220. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  221. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  222. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  223. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  224. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  225. Design of a VLIW processor architecture based on RISC-V
  226. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  227. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  228. Design of an LTE Module for the Internet of Things
  229. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  230. Design of combined Ultrasound and Electromyography systems
  231. Design of combined Ultrasound and PPG systems
  232. Design of low-offset dynamic comparators
  233. Design of low mismatch DAC used for VAD
  234. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  235. Design study of tunneling transistors based on a core/shell nanowire structures
  236. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  237. Designing a Power Management Unit for PULP SoCs
  238. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  239. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  240. Developing High Efficiency Batteries for Electric Cars
  241. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  242. Developing a small portable neutron detector for detecting smuggled nuclear material
  243. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)
  244. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  245. Development of a Rockfall Sensor Node
  246. Development of a fingertip blood pressure sensor
  247. Development of a syringe label reader for the neurocritical care unit
  248. Development of an efficient algorithm for quantum transport codes
  249. Development of an implantable Force sensor for orthopedic applications
  250. Development of statistics and contention monitoring unit for PULP

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)