Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 250 results in range #201 to #450.

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)

  1. DaCe on Snitch
  2. Data Augmentation Techniques in Biosignal Classification
  3. Data Mapping for Unreliable Memories
  4. David J. Mack
  5. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  6. Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea
  7. Deep Convolutional Autoencoder for iEEG Signals
  8. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  9. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  10. Deep Learning Projects
  11. Deep Learning for Brain-Computer Interface
  12. Deep Unfolding of Iterative Optimization Algorithms
  13. Deep neural networks for seizure detection
  14. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  15. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  16. Design Review
  17. Design and Evaluation of a Small Size Avalanche Beacon
  18. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  19. Design and Implementation of Digital Spiking Neurons for Ultra-Low-Power In-Cluster Coprocessors
  20. Design and Implementation of a Convolutional Neural Network Accelerator ASIC
  21. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  22. Design and Implementation of a multi-mode multi-master I2C peripheral
  23. Design and Implementation of an Approximate Floating Point Unit
  24. Design and Implementation of ultra low power vision system
  25. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA
  26. Design and implementation of the front-end for a portable ionizing radiation detector
  27. Design of Charge-Pump PLL in 22nm for 5G communication applications
  28. Design of MEMs Sensor Interface
  29. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  30. Design of Scalable Event-driven Neural-Recording Digital Interface
  31. Design of State Retentive Flip-Flops
  32. Design of Streaming Data Platform for High-Speed ADC Data
  33. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  34. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  35. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  36. Design of a D-Band Variable Gain Amplifier for 6G Communication
  37. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  38. Design of a Fused Multiply Add Floating Point Unit
  39. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  40. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  41. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  42. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  43. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  44. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  45. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  46. Design of a VLIW processor architecture based on RISC-V
  47. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  48. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  49. Design of an LTE Module for the Internet of Things
  50. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  51. Design of combined Ultrasound and Electromyography systems
  52. Design of combined Ultrasound and PPG systems
  53. Design of low-offset dynamic comparators
  54. Design of low mismatch DAC used for VAD
  55. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  56. Design study of tunneling transistors based on a core/shell nanowire structures
  57. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  58. Designing a Power Management Unit for PULP SoCs
  59. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  60. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  61. Developing High Efficiency Batteries for Electric Cars
  62. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  63. Developing a small portable neutron detector for detecting smuggled nuclear material
  64. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)
  65. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  66. Development of a Rockfall Sensor Node
  67. Development of a fingertip blood pressure sensor
  68. Development of a syringe label reader for the neurocritical care unit
  69. Development of an efficient algorithm for quantum transport codes
  70. Development of an implantable Force sensor for orthopedic applications
  71. Development of statistics and contention monitoring unit for PULP
  72. Digital
  73. DigitalUltrasoundHead
  74. Digital Audio Interface for Smart Intensive Computing Triggering
  75. Digital Audio Processor for Cellular Applications
  76. Digital Beamforming for Ultrasound Imaging
  77. Digital Control of a DC/DC Buck Converter
  78. Digital Medical Ultrasound Imaging
  79. Digital Transmitter for Cellular IoT
  80. Digital Transmitter for Mobile Communications
  81. Digitally-Controlled Analog Subtractive Sound Synthesis
  82. EECIS
  83. EEG-based drowsiness detection
  84. EEG artifact detection for epilepsy monitoring
  85. EEG artifact detection with machine learning
  86. EEG earbud
  87. Edge Computing for Long-Term Wearable Biomedical Systems
  88. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  89. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  90. Efficient Implementation of an Active-Set QP Solver for FPGAs
  91. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  92. Efficient NB-IoT Uplink Design
  93. Efficient Search Design for Hyperdimensional Computing
  94. Efficient Synchronization of Manycore Systems (M/1S)
  95. Efficient TNN Inference on PULP Systems
  96. Efficient TNN compression
  97. Efficient collective communications in FlooNoC (1M)
  98. Electrically verifying a CMOS Multi-Modal Electrochemical, Impedance, and Optical Cellular Sensing Array for Massively Paralleled Exoelectrogen Screening
  99. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  100. Elliptic Curve Accelerator for zkSNARKs
  101. Embedded Artificial Intelligence:Systems And Applications
  102. Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams
  103. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  104. Embedded Systems and autonomous UAVs
  105. Enabling Efficient Systolic Execution on MemPool (M)
  106. Enabling Standalone Operation
  107. Enabling Standalone Operation for a Mobile Health Platform
  108. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  109. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  110. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  111. Energy Efficient AXI Interface to Serial Link Physical Layer
  112. Energy Efficient Autonomous UAVs
  113. Energy Efficient Circuits and IoT Systems Group
  114. Energy Efficient Serial Link
  115. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  116. Energy Efficient SoCs
  117. Energy Neutral Multi Sensors Wearable Device
  118. Engineering For Kids
  119. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  120. Enhancing our DMA Engine with Fault Tolerance
  121. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  122. EvaLTE: A 2G/3G/4G Cellular Transceiver FMC
  123. EvalEDGE: A 2G Cellular Transceiver FMC
  124. Evaluating An Ultra low Power Vision Node
  125. Evaluating SoA Post-Training Quantization Algorithms
  126. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  127. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  128. Evaluating the RiscV Architecture
  129. Event-Driven Computing
  130. Event-Driven Convolutional Neural Network Modular Accelerator
  131. Event-Driven Vision on an embedded platform
  132. Event-based navigation on autonomous nano-drones
  133. Every individual on the planet should have a real chance to obtain personalized medical therapy
  134. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  135. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  136. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  137. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  138. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  139. Exploring Algorithms for Early Seizure Detection
  140. Exploring NAS spaces with C-BRED
  141. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  142. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  143. Exploring schedules for incremental and annealing quantization algorithms
  144. Extend the RI5CY core with priviledge extensions
  145. Extended Verification for Ara
  146. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  147. Extending our FPU with Internal High-Precision Accumulation (M)
  148. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  149. Extending the RISCV backend of LLVM to support PULP Extensions
  150. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  151. Extreme-Edge Experience Replay for Keyword Spotting
  152. Eye movements
  153. Eye tracking
  154. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems
  155. FFT-based Convolutional Network Accelerator
  156. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  157. FPGA
  158. FPGA-Based Digital Frontend for 3G Receivers
  159. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  160. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  161. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  162. FPGA System Design for Computer Vision with Convolutional Neural Networks
  163. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  164. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  165. FPGA mapping of RPC DRAM
  166. Fabian Schuiki
  167. Fast Accelerator Context Switch for PULP
  168. Fast Simulation of Manycore Systems (1S)
  169. Fast Wakeup From Deep Sleep State
  170. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  171. Fault-Tolerant Floating-Point Units (M)
  172. Fault Tolerance
  173. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  174. Feature Extraction for Speech Recognition (1S)
  175. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment
  176. Federico Villani
  177. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  178. Final Presentation
  179. Final Report
  180. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  181. Finite Element Simulations of Transistors for Quantum Computing
  182. Finite element modeling of electrochemical random access memory
  183. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  184. Flexfloat DL Training Framework
  185. Flexible Electronic Systems and Embedded Epidermal Devices
  186. Flexible Front-End Circuit for Biomedical Data Acquisition
  187. Floating-Point Divide & Square Root Unit for Transprecision
  188. Forward error-correction ASIC using GRAND
  189. Frank K. Gürkaynak
  190. Freedom from Interference in Heterogeneous COTS SoCs
  191. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  192. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  193. GPT on the edge
  194. GRAND Hardware Implementation
  195. GSM Voice Capacity Evolution - VAMOS
  196. GUI-developement for an action-cam-based eye tracking device
  197. Glitches Reduce Listening Time of Your iPod
  198. Gomeza old project1
  199. Gomeza old project2
  200. Gomeza old project3
  201. Gomeza old project4
  202. Gomeza old project5
  203. Graph neural networks for epileptic seizure detection
  204. Guillaume Mocquard
  205. HERO: TLB Invalidation
  206. HW/SW Safety and Security
  207. Harald Kröll
  208. Hardware/software co-programming on the Parallella platform
  209. Hardware/software codesign neural decoding algorithm for “neural dust”
  210. Hardware Accelerated Derivative Pricing
  211. Hardware Acceleration
  212. Hardware Accelerator Integration into Embedded Linux
  213. Hardware Accelerator for Model Predictive Controller
  214. Hardware Accelerators for Lossless Quantized Deep Neural Networks
  215. Hardware Constrained Neural Architechture Search
  216. Hardware Exploration of Shared-Exponent MiniFloats (M)
  217. Hardware Support for IDE in Multicore Environment
  218. Heroino: Design of the next CORE-V Microcontroller
  219. Herschmi
  220. Heterogeneous SoCs
  221. High-Resolution, Calibrated Folding ADCs
  222. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  223. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  224. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  225. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  226. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  227. High-speed Scene Labeling on FPGA
  228. High-throughput Embedded System For Neurotechnology in collaboration with INI
  229. High Performance Cellular Receivers in Very Advanced CMOS
  230. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  231. High Performance SoCs
  232. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT
  233. High Speed FPGA Trigger Logic for Particle Physics Experiments
  234. High Throughput Turbo Decoder Design
  235. High performance continous-time Delta-Sigma ADC for biomedical applications
  236. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  237. High resolution, low power Sigma Delta ADC
  238. Huawei Research
  239. Human Intranet
  240. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  241. Hyper-Dimensional Computing Based Predictive Maintenance
  242. Hyper Meccano: Acceleration of Hyperdimensional Computing
  243. Hyperdimensional Computing
  244. Hypervisor Extension for Ariane (M)
  245. IBM A2O Core
  246. IBM Research
  247. IBM Research–Zurich
  248. IP-Based SoC Generation and Configuration (1-3S)
  249. IP-Based SoC Generation and Configuration (1-3S/B)
  250. ISA extensions in the Snitch Processor for Signal Processing (1M)

View (previous 250 | next 250) (20 | 50 | 100 | 250 | 500)