Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 500 results in range #301 to #800.

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)

  1. Embedded Artificial Intelligence:Systems And Applications
  2. Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams
  3. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  4. Embedded Systems and autonomous UAVs
  5. Enabling Efficient Systolic Execution on MemPool (M)
  6. Enabling Standalone Operation
  7. Enabling Standalone Operation for a Mobile Health Platform
  8. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  9. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  10. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  11. Energy Efficient AXI Interface to Serial Link Physical Layer
  12. Energy Efficient Autonomous UAVs
  13. Energy Efficient Circuits and IoT Systems Group
  14. Energy Efficient Serial Link
  15. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  16. Energy Efficient SoCs
  17. Energy Neutral Multi Sensors Wearable Device
  18. Engineering For Kids
  19. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  20. Enhancing our DMA Engine with Fault Tolerance
  21. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  22. EvaLTE: A 2G/3G/4G Cellular Transceiver FMC
  23. EvalEDGE: A 2G Cellular Transceiver FMC
  24. Evaluating An Ultra low Power Vision Node
  25. Evaluating SoA Post-Training Quantization Algorithms
  26. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  27. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  28. Evaluating the RiscV Architecture
  29. Event-Driven Computing
  30. Event-Driven Convolutional Neural Network Modular Accelerator
  31. Event-Driven Vision on an embedded platform
  32. Event-based navigation on autonomous nano-drones
  33. Every individual on the planet should have a real chance to obtain personalized medical therapy
  34. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  35. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  36. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  37. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  38. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  39. Exploring Algorithms for Early Seizure Detection
  40. Exploring NAS spaces with C-BRED
  41. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  42. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  43. Exploring schedules for incremental and annealing quantization algorithms
  44. Extend the RI5CY core with priviledge extensions
  45. Extended Verification for Ara
  46. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  47. Extending our FPU with Internal High-Precision Accumulation (M)
  48. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  49. Extending the RISCV backend of LLVM to support PULP Extensions
  50. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  51. Extreme-Edge Experience Replay for Keyword Spotting
  52. Eye movements
  53. Eye tracking
  54. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems
  55. FFT-based Convolutional Network Accelerator
  56. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  57. FPGA
  58. FPGA-Based Digital Frontend for 3G Receivers
  59. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  60. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  61. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  62. FPGA System Design for Computer Vision with Convolutional Neural Networks
  63. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  64. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  65. FPGA mapping of RPC DRAM
  66. Fabian Schuiki
  67. Fast Accelerator Context Switch for PULP
  68. Fast Simulation of Manycore Systems (1S)
  69. Fast Wakeup From Deep Sleep State
  70. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  71. Fault-Tolerant Floating-Point Units (M)
  72. Fault Tolerance
  73. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  74. Feature Extraction for Speech Recognition (1S)
  75. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment
  76. Federico Villani
  77. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  78. Final Presentation
  79. Final Report
  80. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  81. Finite Element Simulations of Transistors for Quantum Computing
  82. Finite element modeling of electrochemical random access memory
  83. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  84. Flexfloat DL Training Framework
  85. Flexible Electronic Systems and Embedded Epidermal Devices
  86. Flexible Front-End Circuit for Biomedical Data Acquisition
  87. Floating-Point Divide & Square Root Unit for Transprecision
  88. Forward error-correction ASIC using GRAND
  89. Frank K. Gürkaynak
  90. Freedom from Interference in Heterogeneous COTS SoCs
  91. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  92. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  93. GPT on the edge
  94. GRAND Hardware Implementation
  95. GSM Voice Capacity Evolution - VAMOS
  96. GUI-developement for an action-cam-based eye tracking device
  97. Glitches Reduce Listening Time of Your iPod
  98. Gomeza old project1
  99. Gomeza old project2
  100. Gomeza old project3
  101. Gomeza old project4
  102. Gomeza old project5
  103. Graph neural networks for epileptic seizure detection
  104. Guillaume Mocquard
  105. HERO: TLB Invalidation
  106. HW/SW Safety and Security
  107. Harald Kröll
  108. Hardware/software co-programming on the Parallella platform
  109. Hardware/software codesign neural decoding algorithm for “neural dust”
  110. Hardware Accelerated Derivative Pricing
  111. Hardware Acceleration
  112. Hardware Accelerator Integration into Embedded Linux
  113. Hardware Accelerator for Model Predictive Controller
  114. Hardware Accelerators for Lossless Quantized Deep Neural Networks
  115. Hardware Constrained Neural Architechture Search
  116. Hardware Exploration of Shared-Exponent MiniFloats (M)
  117. Hardware Support for IDE in Multicore Environment
  118. Heroino: Design of the next CORE-V Microcontroller
  119. Herschmi
  120. Heterogeneous SoCs
  121. High-Resolution, Calibrated Folding ADCs
  122. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  123. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  124. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  125. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  126. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  127. High-speed Scene Labeling on FPGA
  128. High-throughput Embedded System For Neurotechnology in collaboration with INI
  129. High Performance Cellular Receivers in Very Advanced CMOS
  130. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  131. High Performance SoCs
  132. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT
  133. High Speed FPGA Trigger Logic for Particle Physics Experiments
  134. High Throughput Turbo Decoder Design
  135. High performance continous-time Delta-Sigma ADC for biomedical applications
  136. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  137. High resolution, low power Sigma Delta ADC
  138. Huawei Research
  139. Human Intranet
  140. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  141. Hyper-Dimensional Computing Based Predictive Maintenance
  142. Hyper Meccano: Acceleration of Hyperdimensional Computing
  143. Hyperdimensional Computing
  144. Hypervisor Extension for Ariane (M)
  145. IBM A2O Core
  146. IBM Research
  147. IBM Research–Zurich
  148. IP-Based SoC Generation and Configuration (1-3S)
  149. IP-Based SoC Generation and Configuration (1-3S/B)
  150. ISA extensions in the Snitch Processor for Signal Processing (1M)
  151. ISA extensions in the Snitch Processor for Signal Processing (M)
  152. Ibex: Bit-Manipulation Extension
  153. Ibex: FPGA Optimizations
  154. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  155. IcySoC
  156. Image Sensor Interface and Pre-processing
  157. Image and Video Processing
  158. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  159. Implementation of a 2-D model for Li-ion batteries
  160. Implementation of a Cache Reliability Mechanism (1S/M)
  161. Implementation of a Coherent Application-Class Multicore System (1-2S)
  162. Implementation of a Heterogeneous System for Image Processing on an FPGA
  163. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  164. Implementation of a NB-IoT Positioning System
  165. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  166. Implementation of an AES Hardware Processing Engine (B/S)
  167. Implementation of an Accelerator for Retentive Networks (1-2S)
  168. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  169. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  170. Implementing A Low-Power Sensor Node Network
  171. Implementing Configurable Dual-Core Redundancy
  172. Implementing DSP Instructions in Banshee (1S)
  173. Implementing Hibernation on the ARM Cortex M0
  174. Improved Collision Avoidance for Nano-drones
  175. Improved Reacquisition for the 5G Cellular IoT
  176. Improved State Estimation on PULP-based Nano-UAVs
  177. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  178. Improving Resiliency of Hyperdimensional Computing
  179. Improving Scene Labeling with Hyperspectral Data
  180. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  181. Improving datarate and efficiency of ultra low power wearable ultrasound
  182. Improving our Smart Camera System
  183. In-ear EEG signal acquisition
  184. Indoor Positioning with Bluetooth
  185. Indoor Smart Tracking of Hospital instrumentation
  186. Inductive Charging Circuit for Implantable Devices
  187. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  188. Influence of the Initial Filament Geometry on the Forming Step in CBRAM
  189. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  190. Infrared Wake Up Radio
  191. Integrated Devices, Electronics, And Systems
  192. Integrated Information Processing
  193. Integrated silicon photonic structures
  194. Integrated silicon photonic structures-Lumiphase
  195. Integrating Hardware Accelerators into Snitch
  196. Integrating Hardware Accelerators into Snitch (1S)
  197. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  198. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  199. Integration Of A Smart Vision System
  200. Intelligent Disaster Early-Warning System (1-2S/M)
  201. Intelligent Power Management Unit (iPMU)
  202. Interfacing PULP with a Brain-Inspired Ultra-Low Power Spiking Cochlea
  203. Interference Cancellation for EC-GSM-IoT
  204. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  205. Interference Cancellation for the cellular Internet of Things
  206. Internet of Things Network Synchronizer
  207. Internet of Things SoC Characterization
  208. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  209. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  210. Investigation of Quantization Strategies for Retentive Networks (1S)
  211. Investigation of Redox Processes in CBRAM
  212. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  213. Investigation of the source starvation effect in III-V MOSFET
  214. IoT Turbo Decoder
  215. Jammer-Resilient Synchronization for Wireless Communications
  216. Jammer Mitigation Meets Machine Learning
  217. Karim Badawi
  218. Kinetic Energy Harvesting For Autonomous Smart Watches
  219. Knowledge Distillation for Embedded Machine Learning
  220. LAPACK/BLAS for FPGA
  221. LLVM and DaCe for Snitch (1-2S)
  222. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  223. LTE IoT Network Synchronization
  224. Learning Image Compression with Convolutional Networks
  225. Learning Image Decompression with Convolutional Networks
  226. Learning at the Edge with Hardware-Aware Algorithms
  227. Level Crossing ADC For a Many Channels Neural Recording Interface
  228. Libria
  229. LightProbe
  230. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  231. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  232. LightProbe - CNN-Based-Image-Reconstruction
  233. LightProbe - Design of a High-Speed Optical Link
  234. LightProbe - Frontend Firmware and Control Side Channel
  235. LightProbe - Implementation of compressed-sensing algorithms
  236. LightProbe - Thermal-Power aware on-head Beamforming
  237. LightProbe - Ultracompact Power Supply PCB
  238. LightProbe - WIFI extension (PCB)
  239. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  240. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  241. Low-Complexity MIMO Detection
  242. Low-Dropout Regulators for Magnetic Resonance Imaging
  243. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration
  244. Low-Power Environmental Sensing
  245. Low-Power Time Synchronization for IoT Applications
  246. Low-Resolution 5G Beamforming Codebook Design
  247. Low-power Clock Generation Solutions for 65nm Technology
  248. Low-power Temperature-insensitive Timer
  249. Low-power chip-to-chip communication network
  250. Low-power time synchronization for IoT applications
  251. Low Latency Brain-Machine Interfaces
  252. Low Power Embedded Systems
  253. Low Power Embedded Systems and Wireless Sensors Networks
  254. Low Power Geolocalization And Indoor Localization
  255. Low Power Neural Network For Multi Sensors Wearable Devices
  256. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor
  257. Low Precision Ara for ML
  258. Low Resolution Neural Networks
  259. MCU Bus and Memory Generator: implementation of a Highly Configurable bus and memory subsystem for a RISC-V based microcontroller.
  260. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)
  261. Machine Learning Assisted Direct Synthesis of Passive Networks
  262. Machine Learning for extracting Muscle features from Ultrasound raw data
  263. Machine Learning for extracting Muscle features using Ultrasound
  264. Machine Learning for extracting Muscle features using Ultrasound 2
  265. Machine Learning on Ultrasound Images
  266. Main Page
  267. Make Cellular Internet of Things Receivers Smart
  268. Manycore System on FPGA (M/S/G)
  269. Mapping Networks on Reconfigurable Binary Engine Accelerator
  270. Marco Bertuletti
  271. MatPHY: An Open-Source Physical Layer Development Framework
  272. Matheus Cavalcante
  273. Matteo Perotti
  274. Matthias Korb
  275. Mattia
  276. Mauro Salomon
  277. MemPool on HERO
  278. MemPool on HERO (1S)
  279. Memory Augmented Neural Networks in Brain-Computer Interfaces
  280. Michael Muehlberghuber
  281. Michael Rogenmoser
  282. Minimal Cost RISC-V core
  283. Minimum Variance Beamforming for Wearable Ultrasound Probes
  284. Mixed-Precision Neural Networks for Brain-Computer Interface Applications
  285. Mixed-Signal Circuit Design
  286. Mixed Signal IC Design
  287. Modeling FlooNoC in GVSoC (S/M)
  288. Modeling High Bandwidth Memory for Rapid Design Space Exploration (1-3S/B)
  289. Modular Distributed Data Collection Platform
  290. Modular Frequency-Modulation (FM) Music Synthesizer
  291. Molecular Binding Kinetics Modelling of NO2 on Graphene/hBN Heterostructure
  292. Monocular Vision-based Object Following on Nano-size Robotic Blimp
  293. Moritz Schneider
  294. Multi-Band Receiver Design for LTE Mobile Communication
  295. Multi-Modal Environmental Sensing With GAP9 (1-2S)
  296. Multi issue OoO Ariane Backend (M)
  297. Multisensory system for performance analysis in ski jumping (M/1-2S/B)
  298. Multiuser Equalization and Detection for 3GPP TD-SCDMA
  299. NAND Flash Open Research Platform
  300. NORX - an AEAD algorithm for the CAESAR competition
  301. NVDLA meets PULP
  302. Nanoelectrode array biosensors - programmable non-overlapping clocks generator project
  303. Nanoscale Hybrid III-V Plasmonic Laser for Low-Power Photonic ICs
  304. Near-Memory Training of Neural Networks
  305. Near-Optimal Reduced-Complexity Sequence Detectors for TD-HSPA
  306. Network-off-Chip (M)
  307. Network-on-Chip for coherent and non-coherent traffic (M)
  308. Neural Architecture Search using Reinforcement Learning and Search Space Reduction
  309. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications
  310. Neural Networks Framwork for Embedded Plattforms
  311. Neural Processing
  312. Neural Recording Interface and Signal Processing
  313. Neural Recording Interface and Spike Sorting Algorithm
  314. NeuroSoC RISC-V Component (M/1-2S)
  315. Neuromorphic Intelligence In An Embedded System in Collaboration with AiCTX
  316. New RVV 1.0 Vector Instructions for Ara
  317. Next-Gen Ultrasound Imaging Systems (Industry Student Projects & PhD Opportunity)
  318. NextGenChannelDec
  319. Next Generation Channel Decoder
  320. Next Generation Synchronization Signals
  321. Nils Wistoff
  322. Noise Figure Measurement for Cryogenic System
  323. Non-binary LDPC Decoder for Deep-Space Optical Communications
  324. Non-blocking Algorithms in Real-Time Operating Systems
  325. Norbert Felber
  326. Novel Metastability Mitigation Technique
  327. Novel Methods for Jammer Mitigation
  328. OTDOA Positioning for LTE Cat-M
  329. Object Detection and Tracking on the Edge
  330. On-Board Software for PULP on a Satellite
  331. On-Device Federated Continual Learning on Nano-Drone Swarms
  332. On-Device Learnable Embeddings for Acoustic Environments
  333. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks
  334. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA)
  335. On-chip clock synthesizer design and porting
  336. On - Device Continual Learning for Seizure Detection on GAP9
  337. Online Learning of User Features (1S)
  338. OpenRISC SoC for Sensor Applications
  339. Open Power-On Chip Controller Study and Integration
  340. Open Source Baseband Firmware for 2G Cellular Networks
  341. Optimal System Duty Cycling
  342. Optimal System Duty Cycling for a Mobile Health Platform
  343. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)
  344. Optimizing the Pipeline in our Floating Point Architectures (1S)
  345. Optogenetics And Game Theory Applied To Small Side Bird Using Smart Sensing
  346. Ottocore: A Minimal RISC-V Core Designed for Teaching (B/2G)
  347. Outdoor Precision Object Tracking for Rockfall Experiments
  348. PREM Intervals and Loop Tiling
  349. PREM Runtime Scheduling Policies
  350. PREM on PULP
  351. PULP
  352. PULP-Shield for Autonomous UAV
  353. PULP Freertos with LLVM
  354. PULP in space - Fault Tolerant PULP System for Critical Space Applications
  355. PULPonFPGA: Hardware L2 Cache
  356. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions
  357. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB
  358. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker
  359. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory
  360. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache
  361. PULP’s CLIC extensions for fast interrupt handling
  362. PVT Dynamic Adaptation in PULPv3
  363. Palm size chip NMR
  364. Pascal Hager
  365. Passive Radar for UAV Detection using Machine Learning
  366. Passive and Self Sustaining Receivers For On and Intra Body Communication For Wearable Sensors Networks
  367. Peak-to-average power Reduction
  368. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs
  369. Phase-change memory devices for emerging computing paradigms
  370. Philipp Schönle
  371. Physical Implementation of Ara, PULP's Vector Machine (1-2S)
  372. Physical Implementation of ITA (2S)
  373. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)
  374. Physical Layer Implementation of HSPA+ 4G Mobile Transceiver
  375. Physics is looking for PULP
  376. Pirmin Vogel
  377. Positioning for the cellular Internet of Things
  378. Positioning with Wireless Signals
  379. Power Optimization in Multipliers
  380. Power Saver Mode for Cellular Internet of Things Receivers
  381. Practical Reconfigurable Intelligent Surfaces (RIS)
  382. Prasadar
  383. Praxisgerechte Berechnung von Switching Noise in VLSI-Schaltungen
  384. Precise Ultra-low-power Timer
  385. Predict eye movement through brain activity
  386. Predictable Execution
  387. Predictable Execution on GPU Caches
  388. Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring
  389. Pretraining Foundational Models for EEG Signal Analysis Using Open Source Large Scale Datasets
  390. Probabilistic training algorithms for quantized neural networks
  391. Probing the limits of fake-quantised neural networks
  392. Processing of 3D Micro-tomography data for Lithium Ion Batteries
  393. Project Meetings
  394. Project Plan
  395. Pulse Oximetry Fachpraktikum
  396. Putting Together What Fits Together - GrÆStl
  397. Quantum Key Secured 100 Gbit/s Payload Encryption and its High-Speed Network Interfaces
  398. Quantum Transport Modeling of Interband Cascade Lasers (ICL)
  399. Quantum transport in 2D heterostructures
  400. RISC-V base ISA for ultra-low-area cores (2-3G)
  401. RISC-V based Implementation of Secure Ranging According to IEEE 802.15.4z UWB
  402. RVfplib
  403. Radiation Testing of a PULP ASIC
  404. Radio Signal Direction Detection For Smart Glasses For Augmented Reality Applications
  405. RazorEDGE: An Evolved EDGE DBB ASIC
  406. Reading The GSM Beacon Carrier with OsmocomBB and stoneEDGE
  407. Real-Time ECG Contractions Classification
  408. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex
  409. Real-Time Embedded Systems
  410. Real-Time Implementation of Quantum State Identification using an FPGA
  411. Real-Time Motor-Imagery Classification Using Neuromorphic Processor
  412. Real-Time Optical Flow Using Neural Networks
  413. Real-Time Optimization
  414. Real-Time Pedestrian Detection For Privacy Enhancement
  415. Real-Time Stereo to Multiview Conversion
  416. Real-time Linux on RISC-V
  417. Real-time View Synthesis using Image Domain Warping
  418. Real-time eye movement analysis on a tablet computer
  419. Realtime Gaze Tracking on Siracusa
  420. Receiver design for the DigRF 4G high speed serial link
  421. Reconfigurability of SHA-3 candidates
  422. Reconfigurable Fully-Unrolled 2D-FFT Core Generator for Multi-Antenna mmWave Communication
  423. RedCap-5G for IOT application on prototype taped-out silicon
  424. Reliability by Switching the Embedded ISA in Ibex (1-2S/B/1M)
  425. Research
  426. Resilient Brain-Inspired Hyperdimensional Computing Architectures
  427. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)
  428. Resource Partitioning of Caches
  429. Resource Partitioning of RPC DRAM
  430. Rethinking our Convolutional Network Accelerator Architecture
  431. Robert Balas
  432. Routing 1000s of wires in Network-on-Chips (1-2S/M)
  433. Running Rust on PULP
  434. Runtime partitioning of L1 memory in Mempool (M)
  435. SCMI Support for Power Controller Subsystem
  436. SHAre - An application Specific Instruction Set Processor for SHA-2/3
  437. SSR combined with FREP in LLVM/Clang
  438. SW/HW Predictability and Security
  439. Sandro Belfanti
  440. Satellite Internet of Things
  441. Scalable Heterogeneous L1 Memory Interconnect for Smart Accelerator Coupling in Ultra-Low Power Multicores
  442. Scaleout Study on Interleaved Memory Transfers in Huge Manycore Systems with Multiple HBM Channels (M/1-3S)
  443. Scan Chain Fault Injection in a PULP SoC (1S)
  444. Scattering Networks for Scene Labeling
  445. Securing Block Ciphers against SCA and SIFA
  446. Self-Learning Drones based on Neural Networks
  447. Self-Supervised User Positioning in Cell-Free Massive MIMO Systems
  448. Self Aware Epilepsy Monitoring
  449. Semi-Custom Digital VLSI for Processing-in-Memory
  450. Sensor Fusion for Rockfall Sensor Node
  451. Serverless Benchmarks on RISC-V (M)
  452. Shared Correlation Accelerator for an RF SoC
  453. Short Range Radars For Biomedical Application
  454. Signal-Processing and Data-Compression on Beaglebone Black used as embedded HPC-performance-monitoring device
  455. Signal Acquisition and Clock Offset Compensation for High-Rate Pulse UWB PHYs
  456. Signal to Noise Ratio Estimation for 3G standards
  457. Simulation of 2D artificial cilia metasurface in COMSOL
  458. Simulation of Li-ion batteries and comparison with experimental data
  459. Simulation of Negative Capacitance Ferroelectric Transistor
  460. Simultaneous Sensing and Communication
  461. Single-Bit-Synapse Spiking Neural System-on-Chip
  462. Skin Coupling Media Characterization For Fitness Tracker Applications (1 B/S)
  463. Skin coupling media characterization for fitnesstracker applications (1 B/S)
  464. SmartRing
  465. Smart Agriculture System (1-2S)
  466. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 B/S)
  467. Smart Goggles for Visual In-Action Feedback in Ski Jumping (1 M 1-2B/S)
  468. Smart Googles for Visual In-Action Feedback in Ski Jumping (1 B/S)
  469. Smart Meters
  470. Smart Patch For Heath Care And Rehabilitation
  471. Smart Virtual Memory Sharing
  472. Smart Wearable System For Vital Sign Monitoring Exploiting On Board and Cloud Machine Learning
  473. Smart e-glasses for concealed recording of EEG signals
  474. Soft-Output Viterbi Equalizer as part of Evolved EDGE baseband ASIC
  475. Softmax for Transformers (M/1-2S)
  476. Software
  477. Software-Defined Paging in the Snitch Cluster (2-3S)
  478. Sound-Based Vehicle Classification and Counting (1-2S)
  479. Spatio-Temporal Video Filtering
  480. Spatz grows wings: Physical Implementation of a Vector-Powered Manycore System (2S)
  481. Spectrometry for Environmental Monitoring (1-2S/M)
  482. Spiking Neural Network for Autonomous Navigation
  483. Spiking Neural Network for Motor Function Decoding Based on Neural Dust
  484. Stand-Alone Edge Computing with GAP8
  485. Standard Cell Compatible Memory Array Design
  486. State-Saving @ NXP
  487. Stefan Lippuner
  488. Stefan Mach
  489. StoneEDGE: An EC-GSM-IoT and Evolved EDGE PHY ASIC
  490. Streaming Integer Extensions for Snitch (M/1-2S)
  491. Streaming Layer Normalization in ITA (M/1-2S)
  492. Structural Health Monitoring (SHM) System (1-2S/M)
  493. Students' Interanational Competitions: F1(AMZ), Swissloop, Educational Rockets
  494. Students' International Competitions: F1(AMZ), Swissloop, Educational Rockets
  495. Study and Development of Intelligent Capability for Small-Size UAVs
  496. Sub-Noise Floor Channel Tracking
  497. Sub Noise Floor Channel Estimation for the Cellular Internet of Things
  498. Subject specific embeddings for transfer learning in brain-computer interfaces
  499. Successive Approximation Register (SAR) ADC
  500. Successive Interference Cancellation for 3G Downlink

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)