Personal tools

Pages without language links

From iis-projects

Jump to: navigation, search

The following pages do not link to other language versions.

Showing below up to 500 results in range #101 to #600.

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)

  1. Audio Video Preprocessing In Parallel Ultra Low Power Platform
  2. Audio Visual Speech Recognition (1S/1M)
  3. Audio Visual Speech Separation (1S/1M)
  4. Audio Visual Speech Separation and Recognition (1S/1M)
  5. Augmenting Our IPs with AXI Stream Extensions (M/1-2S)
  6. Autoencoder Accelerator for On-Chip Semi-Supervised Learning
  7. Automatic unplugging detection for Ultrasound probes
  8. Autonomous Mapping with Nano-Drones UWB and Novel Depth Sensors
  9. Autonomous Obstacle Avoidance with Nano-Drones and Novel Depth Sensors
  10. Autonomous Sensing For Trains In The IoT Era
  11. Autonomous Sensors For Underwater Monitoring In Smart Navy Systems
  12. Autonomous Smart Watches: Hardware and Software Desing
  13. Autonomous Smart Watches: Toward an ultra low power microphone detector with events classification
  14. Autonomus Drones With Novel Sensors And Ultra Wide Band
  15. BCI-controlled Drone
  16. BLISS - Battery-Less Identification System for Security
  17. Bandwidth Efficient NEureka
  18. Bandwidth Extension with Carrier Aggregation for Mobile Gigabit-Communication
  19. Baseband Meets CPU
  20. Baseband Processor Development for 4G IoT
  21. Bateryless Heart Rate Monitoring
  22. Battery indifferent wearable Ultrasound
  23. Beamspace processing for 5G mmWave massive MIMO on GPU
  24. Beat Cadence
  25. Beat DigRF
  26. Benchmarking RISC-V-based Accelerator Cards for Inference (multiple SA)
  27. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)
  28. Benchmarking a heterogeneous 217-core MPSoC on HPC applications
  29. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)
  30. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S))
  31. Benjamin Sporrer
  32. Benjamin Weber
  33. BigPULP: Multicluster Synchronization Extensions
  34. BigPULP: Shared Virtual Memory Multicluster Extensions
  35. Big Data Analytics Benchmarks for Ara
  36. Biomedical Circuits, Systems, and Applications
  37. Biomedical System on Chips
  38. Biomedical Systems on Chip
  39. BirdGuard
  40. Birds Long Term Monitoring With Ultra Low Power Wireless Sensor Node
  41. Bluetooth Low Energy network with optimized data throughput
  42. Bluetooth Low Energy receiver in 65nm CMOS
  43. Bridging QuantLab with LPDNN
  44. Bringing XNOR-nets (ConvNets) to Silicon
  45. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)
  46. Brunn test
  47. Build the Fastest 2G Modem Ever
  48. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)
  49. CLIC for the CVA6
  50. CMOS power amplifier for field measurements in MRI systems
  51. CPS Software-Configurable State-Machine
  52. Cell-Free mmWave Massive MIMO Communication
  53. Cell Measurements for the 5G Internet of Things
  54. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core
  55. Change-based Evaluation of Convolutional Neural Networks
  56. Channel Decoding for TD-HSPA
  57. Channel Estimation and Equalization for LTE Advanced
  58. Channel Estimation for 3GPP TD-SCDMA
  59. Channel Estimation for 5G Cellular IoT and Fast Fading Channels
  60. Channel Estimation for TD-HSPA
  61. Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures
  62. Characterization techniques for silicon photonics-Lumiphase
  63. Charge and heat transport through graphene nanoribbon based devices
  64. Charging System for Implantable Electronics
  65. Christoph Keller
  66. Christoph Leitner
  67. Circuits and Systems for Nanoelectrode Array Biosensors
  68. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing
  69. Coding Guidelines
  70. Coherence-Capable Write-Back L1 Data Cache for Ariane (M)
  71. Combining Multi Sensor Imaging and Machine Learning for Robust Far-Field Vision
  72. Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation
  73. Compiler Profiling and Optimizing
  74. Completed
  75. Compressed Sensing Reconstruction on FPGA
  76. Compressed Sensing for Wireless Biosignal Monitoring
  77. Compressed Sensing vs JPEG
  78. Compression of Ultrasound data on FPGA
  79. Compression of iEEG Data
  80. Computation of Phonon Bandstructure in III-V Nanostructures
  81. Configurable Ultra Low Power LDO
  82. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices
  83. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection
  84. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients
  85. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device
  86. Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP
  87. Counter-based Fast Power Estimation using FPGAs (M/1-3S)
  88. Covariant Feature Detector on Parallel Ultra Low Power Architecture
  89. Creating A Boundry Scan Generator (1-3S/B/2-3G)
  90. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)
  91. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)
  92. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)
  93. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)
  94. Creating a HDMI Video Interface for PULP
  95. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)
  96. Cryptography
  97. Cycle-Accurate Event-Based Simulation of Snitch Core
  98. DC-DC Buck converter in 65nm CMOS
  99. DMA Streaming Co-processor
  100. DaCe on Snitch
  101. Data Augmentation Techniques in Biosignal Classification
  102. Data Mapping for Unreliable Memories
  103. David J. Mack
  104. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  105. Deep-Learning Based Phoneme Recognition from a Ultra-Low Power Spiking Cochlea
  106. Deep Convolutional Autoencoder for iEEG Signals
  107. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  108. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  109. Deep Learning Projects
  110. Deep Learning for Brain-Computer Interface
  111. Deep Unfolding of Iterative Optimization Algorithms
  112. Deep neural networks for seizure detection
  113. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  114. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  115. Design Review
  116. Design and Evaluation of a Small Size Avalanche Beacon
  117. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  118. Design and Implementation of Digital Spiking Neurons for Ultra-Low-Power In-Cluster Coprocessors
  119. Design and Implementation of a Convolutional Neural Network Accelerator ASIC
  120. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  121. Design and Implementation of a multi-mode multi-master I2C peripheral
  122. Design and Implementation of an Approximate Floating Point Unit
  123. Design and Implementation of ultra low power vision system
  124. Design and VLSI Implementation of a Constrained-Viterbi Algorithm Equalizer for 3GPP TD-HSPA
  125. Design and implementation of the front-end for a portable ionizing radiation detector
  126. Design of Charge-Pump PLL in 22nm for 5G communication applications
  127. Design of MEMs Sensor Interface
  128. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  129. Design of Scalable Event-driven Neural-Recording Digital Interface
  130. Design of State Retentive Flip-Flops
  131. Design of Streaming Data Platform for High-Speed ADC Data
  132. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  133. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  134. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  135. Design of a D-Band Variable Gain Amplifier for 6G Communication
  136. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  137. Design of a Fused Multiply Add Floating Point Unit
  138. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  139. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  140. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  141. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  142. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  143. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  144. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  145. Design of a VLIW processor architecture based on RISC-V
  146. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  147. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  148. Design of an LTE Module for the Internet of Things
  149. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  150. Design of combined Ultrasound and Electromyography systems
  151. Design of combined Ultrasound and PPG systems
  152. Design of low-offset dynamic comparators
  153. Design of low mismatch DAC used for VAD
  154. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  155. Design study of tunneling transistors based on a core/shell nanowire structures
  156. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  157. Designing a Power Management Unit for PULP SoCs
  158. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  159. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  160. Developing High Efficiency Batteries for Electric Cars
  161. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  162. Developing a small portable neutron detector for detecting smuggled nuclear material
  163. Development Of A Test Bed For Ultrasonic Transducer Characterization (1 S/B)
  164. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  165. Development of a Rockfall Sensor Node
  166. Development of a fingertip blood pressure sensor
  167. Development of a syringe label reader for the neurocritical care unit
  168. Development of an efficient algorithm for quantum transport codes
  169. Development of an implantable Force sensor for orthopedic applications
  170. Development of statistics and contention monitoring unit for PULP
  171. Digital
  172. DigitalUltrasoundHead
  173. Digital Audio Interface for Smart Intensive Computing Triggering
  174. Digital Audio Processor for Cellular Applications
  175. Digital Beamforming for Ultrasound Imaging
  176. Digital Control of a DC/DC Buck Converter
  177. Digital Medical Ultrasound Imaging
  178. Digital Transmitter for Cellular IoT
  179. Digital Transmitter for Mobile Communications
  180. Digitally-Controlled Analog Subtractive Sound Synthesis
  181. EECIS
  182. EEG-based drowsiness detection
  183. EEG artifact detection for epilepsy monitoring
  184. EEG artifact detection with machine learning
  185. EEG earbud
  186. Edge Computing for Long-Term Wearable Biomedical Systems
  187. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  188. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  189. Efficient Implementation of an Active-Set QP Solver for FPGAs
  190. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  191. Efficient NB-IoT Uplink Design
  192. Efficient Search Design for Hyperdimensional Computing
  193. Efficient Synchronization of Manycore Systems (M/1S)
  194. Efficient TNN Inference on PULP Systems
  195. Efficient TNN compression
  196. Efficient collective communications in FlooNoC (1M)
  197. Electrically verifying a CMOS Multi-Modal Electrochemical, Impedance, and Optical Cellular Sensing Array for Massively Paralleled Exoelectrogen Screening
  198. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  199. Elliptic Curve Accelerator for zkSNARKs
  200. Embedded Artificial Intelligence:Systems And Applications
  201. Embedded Audio Source Localization Exploiting Coincidence Detection in Asynchronous Spike Streams
  202. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  203. Embedded Systems and autonomous UAVs
  204. Enabling Efficient Systolic Execution on MemPool (M)
  205. Enabling Standalone Operation
  206. Enabling Standalone Operation for a Mobile Health Platform
  207. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  208. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  209. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  210. Energy Efficient AXI Interface to Serial Link Physical Layer
  211. Energy Efficient Autonomous UAVs
  212. Energy Efficient Circuits and IoT Systems Group
  213. Energy Efficient Serial Link
  214. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  215. Energy Efficient SoCs
  216. Energy Neutral Multi Sensors Wearable Device
  217. Engineering For Kids
  218. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  219. Enhancing our DMA Engine with Fault Tolerance
  220. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  221. EvaLTE: A 2G/3G/4G Cellular Transceiver FMC
  222. EvalEDGE: A 2G Cellular Transceiver FMC
  223. Evaluating An Ultra low Power Vision Node
  224. Evaluating SoA Post-Training Quantization Algorithms
  225. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  226. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  227. Evaluating the RiscV Architecture
  228. Event-Driven Computing
  229. Event-Driven Convolutional Neural Network Modular Accelerator
  230. Event-Driven Vision on an embedded platform
  231. Event-based navigation on autonomous nano-drones
  232. Every individual on the planet should have a real chance to obtain personalized medical therapy
  233. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  234. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  235. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  236. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  237. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  238. Exploring Algorithms for Early Seizure Detection
  239. Exploring NAS spaces with C-BRED
  240. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  241. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  242. Exploring schedules for incremental and annealing quantization algorithms
  243. Extend the RI5CY core with priviledge extensions
  244. Extended Verification for Ara
  245. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  246. Extending our FPU with Internal High-Precision Accumulation (M)
  247. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  248. Extending the RISCV backend of LLVM to support PULP Extensions
  249. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  250. Extreme-Edge Experience Replay for Keyword Spotting
  251. Eye movements
  252. Eye tracking
  253. Efficient Digital Signal Processing in High-Channel-Count High-Frame-Rate 3D Ultrasound Imaging Systems
  254. FFT-based Convolutional Network Accelerator
  255. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  256. FPGA
  257. FPGA-Based Digital Frontend for 3G Receivers
  258. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  259. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  260. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  261. FPGA System Design for Computer Vision with Convolutional Neural Networks
  262. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  263. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  264. FPGA mapping of RPC DRAM
  265. Fabian Schuiki
  266. Fast Accelerator Context Switch for PULP
  267. Fast Simulation of Manycore Systems (1S)
  268. Fast Wakeup From Deep Sleep State
  269. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  270. Fault-Tolerant Floating-Point Units (M)
  271. Fault Tolerance
  272. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  273. Feature Extraction for Speech Recognition (1S)
  274. Feature Extraction with Binarized Descriptors: ASIC Implementation and FPGA Environment
  275. Federico Villani
  276. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  277. Final Presentation
  278. Final Report
  279. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  280. Finite Element Simulations of Transistors for Quantum Computing
  281. Finite element modeling of electrochemical random access memory
  282. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  283. Flexfloat DL Training Framework
  284. Flexible Electronic Systems and Embedded Epidermal Devices
  285. Flexible Front-End Circuit for Biomedical Data Acquisition
  286. Floating-Point Divide & Square Root Unit for Transprecision
  287. Forward error-correction ASIC using GRAND
  288. Frank K. Gürkaynak
  289. Freedom from Interference in Heterogeneous COTS SoCs
  290. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  291. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  292. GPT on the edge
  293. GRAND Hardware Implementation
  294. GSM Voice Capacity Evolution - VAMOS
  295. GUI-developement for an action-cam-based eye tracking device
  296. Glitches Reduce Listening Time of Your iPod
  297. Gomeza old project1
  298. Gomeza old project2
  299. Gomeza old project3
  300. Gomeza old project4
  301. Gomeza old project5
  302. Graph neural networks for epileptic seizure detection
  303. Guillaume Mocquard
  304. HERO: TLB Invalidation
  305. HW/SW Safety and Security
  306. Harald Kröll
  307. Hardware/software co-programming on the Parallella platform
  308. Hardware/software codesign neural decoding algorithm for “neural dust”
  309. Hardware Accelerated Derivative Pricing
  310. Hardware Acceleration
  311. Hardware Accelerator Integration into Embedded Linux
  312. Hardware Accelerator for Model Predictive Controller
  313. Hardware Accelerators for Lossless Quantized Deep Neural Networks
  314. Hardware Constrained Neural Architechture Search
  315. Hardware Exploration of Shared-Exponent MiniFloats (M)
  316. Hardware Support for IDE in Multicore Environment
  317. Heroino: Design of the next CORE-V Microcontroller
  318. Herschmi
  319. Heterogeneous SoCs
  320. High-Resolution, Calibrated Folding ADCs
  321. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  322. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  323. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  324. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  325. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  326. High-speed Scene Labeling on FPGA
  327. High-throughput Embedded System For Neurotechnology in collaboration with INI
  328. High Performance Cellular Receivers in Very Advanced CMOS
  329. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  330. High Performance SoCs
  331. High Power Efficient Digitally Controlled Oscillator Design for Cellular IOT
  332. High Speed FPGA Trigger Logic for Particle Physics Experiments
  333. High Throughput Turbo Decoder Design
  334. High performance continous-time Delta-Sigma ADC for biomedical applications
  335. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  336. High resolution, low power Sigma Delta ADC
  337. Huawei Research
  338. Human Intranet
  339. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  340. Hyper-Dimensional Computing Based Predictive Maintenance
  341. Hyper Meccano: Acceleration of Hyperdimensional Computing
  342. Hyperdimensional Computing
  343. Hypervisor Extension for Ariane (M)
  344. IBM A2O Core
  345. IBM Research
  346. IBM Research–Zurich
  347. IP-Based SoC Generation and Configuration (1-3S)
  348. IP-Based SoC Generation and Configuration (1-3S/B)
  349. ISA extensions in the Snitch Processor for Signal Processing (1M)
  350. ISA extensions in the Snitch Processor for Signal Processing (M)
  351. Ibex: Bit-Manipulation Extension
  352. Ibex: FPGA Optimizations
  353. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  354. IcySoC
  355. Image Sensor Interface and Pre-processing
  356. Image and Video Processing
  357. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  358. Implementation of a 2-D model for Li-ion batteries
  359. Implementation of a Cache Reliability Mechanism (1S/M)
  360. Implementation of a Coherent Application-Class Multicore System (1-2S)
  361. Implementation of a Heterogeneous System for Image Processing on an FPGA
  362. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  363. Implementation of a NB-IoT Positioning System
  364. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  365. Implementation of an AES Hardware Processing Engine (B/S)
  366. Implementation of an Accelerator for Retentive Networks (1-2S)
  367. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  368. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  369. Implementing A Low-Power Sensor Node Network
  370. Implementing Configurable Dual-Core Redundancy
  371. Implementing DSP Instructions in Banshee (1S)
  372. Implementing Hibernation on the ARM Cortex M0
  373. Improved Collision Avoidance for Nano-drones
  374. Improved Reacquisition for the 5G Cellular IoT
  375. Improved State Estimation on PULP-based Nano-UAVs
  376. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  377. Improving Resiliency of Hyperdimensional Computing
  378. Improving Scene Labeling with Hyperspectral Data
  379. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  380. Improving datarate and efficiency of ultra low power wearable ultrasound
  381. Improving our Smart Camera System
  382. In-ear EEG signal acquisition
  383. Indoor Positioning with Bluetooth
  384. Indoor Smart Tracking of Hospital instrumentation
  385. Inductive Charging Circuit for Implantable Devices
  386. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  387. Influence of the Initial Filament Geometry on the Forming Step in CBRAM
  388. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  389. Infrared Wake Up Radio
  390. Integrated Devices, Electronics, And Systems
  391. Integrated Information Processing
  392. Integrated silicon photonic structures
  393. Integrated silicon photonic structures-Lumiphase
  394. Integrating Hardware Accelerators into Snitch
  395. Integrating Hardware Accelerators into Snitch (1S)
  396. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  397. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  398. Integration Of A Smart Vision System
  399. Intelligent Power Management Unit (iPMU)
  400. Interfacing PULP with a Brain-Inspired Ultra-Low Power Spiking Cochlea
  401. Interference Cancellation for EC-GSM-IoT
  402. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  403. Interference Cancellation for the cellular Internet of Things
  404. Internet of Things Network Synchronizer
  405. Internet of Things SoC Characterization
  406. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  407. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  408. Investigation of Quantization Strategies for Retentive Networks (1S)
  409. Investigation of Redox Processes in CBRAM
  410. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  411. Investigation of the source starvation effect in III-V MOSFET
  412. IoT Turbo Decoder
  413. Jammer-Resilient Synchronization for Wireless Communications
  414. Jammer Mitigation Meets Machine Learning
  415. Karim Badawi
  416. Kinetic Energy Harvesting For Autonomous Smart Watches
  417. Knowledge Distillation for Embedded Machine Learning
  418. LAPACK/BLAS for FPGA
  419. LLVM and DaCe for Snitch (1-2S)
  420. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  421. LTE IoT Network Synchronization
  422. Learning Image Compression with Convolutional Networks
  423. Learning Image Decompression with Convolutional Networks
  424. Learning at the Edge with Hardware-Aware Algorithms
  425. Level Crossing ADC For a Many Channels Neural Recording Interface
  426. Libria
  427. LightProbe
  428. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  429. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  430. LightProbe - CNN-Based-Image-Reconstruction
  431. LightProbe - Design of a High-Speed Optical Link
  432. LightProbe - Frontend Firmware and Control Side Channel
  433. LightProbe - Implementation of compressed-sensing algorithms
  434. LightProbe - Thermal-Power aware on-head Beamforming
  435. LightProbe - Ultracompact Power Supply PCB
  436. LightProbe - WIFI extension (PCB)
  437. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  438. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  439. Low-Complexity MIMO Detection
  440. Low-Dropout Regulators for Magnetic Resonance Imaging
  441. Low-Energy Cluster-Coupled Vector Coprocessor for Special-Purpose PULP Acceleration
  442. Low-Power Time Synchronization for IoT Applications
  443. Low-Resolution 5G Beamforming Codebook Design
  444. Low-power Clock Generation Solutions for 65nm Technology
  445. Low-power Temperature-insensitive Timer
  446. Low-power chip-to-chip communication network
  447. Low-power time synchronization for IoT applications
  448. Low Latency Brain-Machine Interfaces
  449. Low Power Embedded Systems
  450. Low Power Embedded Systems and Wireless Sensors Networks
  451. Low Power Geolocalization And Indoor Localization
  452. Low Power Neural Network For Multi Sensors Wearable Devices
  453. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor
  454. Low Precision Ara for ML
  455. Low Resolution Neural Networks
  456. MCU Bus and Memory Generator: implementation of a Highly Configurable bus and memory subsystem for a RISC-V based microcontroller.
  457. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)
  458. Machine Learning Assisted Direct Synthesis of Passive Networks
  459. Machine Learning for extracting Muscle features from Ultrasound raw data
  460. Machine Learning for extracting Muscle features using Ultrasound
  461. Machine Learning for extracting Muscle features using Ultrasound 2
  462. Machine Learning on Ultrasound Images
  463. Main Page
  464. Make Cellular Internet of Things Receivers Smart
  465. Manycore System on FPGA (M/S/G)
  466. Mapping Networks on Reconfigurable Binary Engine Accelerator
  467. Marco Bertuletti
  468. MatPHY: An Open-Source Physical Layer Development Framework
  469. Matheus Cavalcante
  470. Matteo Perotti
  471. Matthias Korb
  472. Mattia
  473. Mauro Salomon
  474. MemPool on HERO
  475. MemPool on HERO (1S)
  476. Memory Augmented Neural Networks in Brain-Computer Interfaces
  477. Michael Muehlberghuber
  478. Michael Rogenmoser
  479. Minimal Cost RISC-V core
  480. Minimum Variance Beamforming for Wearable Ultrasound Probes
  481. Mixed-Precision Neural Networks for Brain-Computer Interface Applications
  482. Mixed-Signal Circuit Design
  483. Mixed Signal IC Design
  484. Modeling FlooNoC in GVSoC (S/M)
  485. Modeling High Bandwidth Memory for Rapid Design Space Exploration (1-3S/B)
  486. Modular Distributed Data Collection Platform
  487. Modular Frequency-Modulation (FM) Music Synthesizer
  488. Molecular Binding Kinetics Modelling of NO2 on Graphene/hBN Heterostructure
  489. Monocular Vision-based Object Following on Nano-size Robotic Blimp
  490. Moritz Schneider
  491. Multi-Band Receiver Design for LTE Mobile Communication
  492. Multi issue OoO Ariane Backend (M)
  493. Multisensory system for performance analysis in ski jumping (M/1-2S/B)
  494. Multiuser Equalization and Detection for 3GPP TD-SCDMA
  495. NAND Flash Open Research Platform
  496. NORX - an AEAD algorithm for the CAESAR competition
  497. NVDLA meets PULP
  498. Nanoelectrode array biosensors - programmable non-overlapping clocks generator project
  499. Nanoscale Hybrid III-V Plasmonic Laser for Low-Power Photonic ICs
  500. Near-Memory Training of Neural Networks

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)