Personal tools

Orphaned pages

From iis-projects

Jump to: navigation, search

The following pages are not linked from or transcluded into other pages in iis-projects.

Showing below up to 500 results in range #101 to #600.

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)

  1. Benchmarking a RISC-V-based Server on LLMs/Foundation Models (SA or MA)
  2. Benchmarking a heterogeneous 217-core MPSoC on HPC applications
  3. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S)
  4. Benchmarking a heterogeneous 217-core MPSoC on HPC applications (M/1-3S))
  5. BigPULP: Multicluster Synchronization Extensions
  6. BigPULP: Shared Virtual Memory Multicluster Extensions
  7. Big Data Analytics Benchmarks for Ara
  8. Biomedical Systems on Chip
  9. BirdGuard
  10. Birds Long Term Monitoring With Ultra Low Power Wireless Sensor Node
  11. Bluetooth Low Energy network with optimized data throughput
  12. Bluetooth Low Energy receiver in 65nm CMOS
  13. Bridging QuantLab with LPDNN
  14. Bringing XNOR-nets (ConvNets) to Silicon
  15. Bringup and Evaluation of an Energy-efficient Heterogeneous Manycore Compute Platform (1-2S)
  16. Brunn test
  17. Build the Fastest 2G Modem Ever
  18. Building an RTL top level for a Mempool-based Heterogeneous SoC (M/1-3S)
  19. CLIC for the CVA6
  20. CMOS power amplifier for field measurements in MRI systems
  21. CPS Software-Configurable State-Machine
  22. Cell-Free mmWave Massive MIMO Communication
  23. Cell Measurements for the 5G Internet of Things
  24. Cerebellum: Design of a Programmable Smart-Peripheral for the Ariane Core
  25. Change-based Evaluation of Convolutional Neural Networks
  26. Channel Decoding for TD-HSPA
  27. Channel Estimation and Equalization for LTE Advanced
  28. Channel Estimation for 3GPP TD-SCDMA
  29. Channel Estimation for 5G Cellular IoT and Fast Fading Channels
  30. Channel Estimation for TD-HSPA
  31. Characterization of the susceptibility to cosmic radiation of wide bandgap power devices by radioactive sources and at cryogenic temperatures
  32. Characterization techniques for silicon photonics-Lumiphase
  33. Charge and heat transport through graphene nanoribbon based devices
  34. Charging System for Implantable Electronics
  35. Circuits and Systems for Nanoelectrode Array Biosensors
  36. Classification of Evoked Local-Field Potentials in Rat Barrel Cortex using Hyper-dimensional Computing
  37. Combining Multi Sensor Imaging and Machine Learning for Robust Far-Field Vision
  38. Combining Spiking Neural Networks with Hyperdimensional Computing for Autonomous Navigation
  39. Compiler Profiling and Optimizing
  40. Compressed Sensing Reconstruction on FPGA
  41. Compressed Sensing for Wireless Biosignal Monitoring
  42. Compression of Ultrasound data on FPGA
  43. Compression of iEEG Data
  44. Computation of Phonon Bandstructure in III-V Nanostructures
  45. Configurable Ultra Low Power LDO
  46. Contextual Intelligence on Resource-constraint Bluetooth LE IoT Devices
  47. Continual Learning for Adaptive EEG Monitoring in Epileptic Seizure Detection
  48. Contrastive Learning for Self-supervised Clustering of iEEG Data for Epileptic Patients
  49. Control an external ADC using Programmable Real-Time Unit (PRU) Subsystem on Beaglebone Black used as embedded HPC-performance-monitoring device
  50. Convolution Neural Networks on our Ultra-Low Power Mult-Core Plattform PULP
  51. Counter-based Fast Power Estimation using FPGAs (M/1-3S)
  52. Covariant Feature Detector on Parallel Ultra Low Power Architecture
  53. Creating A Boundry Scan Generator (1-3S/B/2-3G)
  54. Creating A Reshuffling Mid-end For Reorganizing Data Inside The Compute Cluster (1-3S/B)
  55. Creating A Technology-independent USB1.0 Host Implementation Targetting ASICSs (1-3S/B)
  56. Creating a Compact Power Supply and Monitoring System for the Occamy Chip (1-3S/B/2-3G)
  57. Creating a Free and Open-Source Verification Environment for Our New DMA Engine (1-3S/B)
  58. Creating a HDMI Video Interface for PULP
  59. Creating an At-memory Low-overhead Bufferless Matrix Transposition Accelerator (1-3S/B)
  60. Cycle-Accurate Event-Based Simulation of Snitch Core
  61. DC-DC Buck converter in 65nm CMOS
  62. DaCe on Snitch
  63. Data Augmentation Techniques in Biosignal Classification
  64. Data Mapping for Unreliable Memories
  65. Deconvolution Accelerator for On-Chip Semi-Supervised Learning
  66. Deep Convolutional Autoencoder for iEEG Signals
  67. Deep Learning-based Global Local Planner for Autonomous Nano-drones
  68. Deep Learning Based Anomaly Detection in ECG Signals Using Foundation Models
  69. Deep Unfolding of Iterative Optimization Algorithms
  70. Deep neural networks for seizure detection
  71. Design-Space Exploration of Low-Resolution Matrix-Vector Multipliers
  72. Design Of A Biomarker Assay Based On Responsive Magnetic Nanoparticles
  73. Design and Evaluation of a Small Size Avalanche Beacon
  74. Design and Exploitation of a Test-Bench for Non-Destructive Characterization of the Susceptibility of Silicon Carbide (SiC) Power Devices to Cosmic Radiation
  75. Design and Implementation of a Fully-digital Platform-independent Integrated Temperature Sensor Enabling DVFS in Open-source Tapeouts (1-3S/B)
  76. Design and Implementation of a multi-mode multi-master I2C peripheral
  77. Design and Implementation of an Approximate Floating Point Unit
  78. Design and Implementation of ultra low power vision system
  79. Design and implementation of the front-end for a portable ionizing radiation detector
  80. Design of Charge-Pump PLL in 22nm for 5G communication applications
  81. Design of MEMs Sensor Interface
  82. Design of Power-Noise-Efficient Discrete-Time Amplifier Using Open-Source Tools
  83. Design of State Retentive Flip-Flops
  84. Design of Streaming Data Platform for High-Speed ADC Data
  85. Design of Time-Encoded Spiking Neural Networks (IBM-Zurich)
  86. Design of a 25 Gbps SerDes for optical chip-to-chip communication
  87. Design of a CAN Interface to Enable Reliable Sensors-to-Processors Communication for Automotive-oriented Embedded Applications (1M)
  88. Design of a Digital Audio Module for Ultra-Low Power Cellular Applications
  89. Design of a Fused Multiply Add Floating Point Unit
  90. Design of a High-​performance Hybrid PTZ for Multimodal Vision Systems
  91. Design of a Low Power Smart Sensing Multi-modal Vision Platform
  92. Design of a Prototype Chip with Interleaved Memory and Network-on-Chip
  93. Design of a Reconfigurable Vector Processor Cluster for Area Efficient Radar Processing (1M)
  94. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1-3S/B)
  95. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (1M)
  96. Design of a Scalable High-Performance and Low-Power Interface Based on the I3C Protocol (B/1-3S)
  97. Design of a VLIW processor architecture based on RISC-V
  98. Design of an Area-Optimized Soft-Error Resilient Processing Core for Safety-Critical Systems (1M)
  99. Design of an Energy-Efficient Ethernet Interface for Linux-capable Systems
  100. Design of an LTE Module for the Internet of Things
  101. Design of an on-field adaptable pulse-processing unit for semicondutor radiation detectors
  102. Design of combined Ultrasound and Electromyography systems
  103. Design of combined Ultrasound and PPG systems
  104. Design of low-offset dynamic comparators
  105. Design of low mismatch DAC used for VAD
  106. Design space exploration of InP Heterojunction Bipolar Transistors (DHBTs)
  107. Design study of tunneling transistors based on a core/shell nanowire structures
  108. Designing a Fault-Tolerant On-Chip Interconnect (1-2S/M)
  109. Designing a Power Management Unit for PULP SoCs
  110. Designing a Scalable Miniature I/O DMA (1-2B/1-3S/M)
  111. Desing and Implementation Of Long Lasting Key Finder With Bleetooth Low Energy
  112. Developing High Efficiency Batteries for Electric Cars
  113. Developing a Transposition Unit to Accelerate ML Workloads (1-3S/B)
  114. Developing a small portable neutron detector for detecting smuggled nuclear material
  115. Development Of An FPGA-Based Optoacoustic Image Reconstruction Platform for Clinical Applications
  116. Development of a Rockfall Sensor Node
  117. Development of a fingertip blood pressure sensor
  118. Development of a syringe label reader for the neurocritical care unit
  119. Development of an efficient algorithm for quantum transport codes
  120. Development of an implantable Force sensor for orthopedic applications
  121. Development of statistics and contention monitoring unit for PULP
  122. DigitalUltrasoundHead
  123. Digital Audio Interface for Smart Intensive Computing Triggering
  124. Digital Control of a DC/DC Buck Converter
  125. Digital Transmitter for Cellular IoT
  126. Digitally-Controlled Analog Subtractive Sound Synthesis
  127. EEG-based drowsiness detection
  128. EEG artifact detection for epilepsy monitoring
  129. EEG artifact detection with machine learning
  130. EEG earbud
  131. Edge Computing for Long-Term Wearable Biomedical Systems
  132. Efficient Banded Matrix Multiplication for Quantum Transport Simulations
  133. Efficient Execution of Transformers in RISC-V Vector Machines with Custom HW acceleration (M)
  134. Efficient Implementation of an Active-Set QP Solver for FPGAs
  135. Efficient Memory Stream Handling in RISC-V-based Systems (M/1-2S)
  136. Efficient NB-IoT Uplink Design
  137. Efficient Search Design for Hyperdimensional Computing
  138. Efficient Synchronization of Manycore Systems (M/1S)
  139. Efficient TNN Inference on PULP Systems
  140. Efficient TNN compression
  141. Efficient collective communications in FlooNoC (1M)
  142. Electrothermal characterization of van der Waals Heterostructures with a partial overlap
  143. Elliptic Curve Accelerator for zkSNARKs
  144. Embedded Gesture Recognition Using Novel Mini Radar Sensors
  145. Enabling Efficient Systolic Execution on MemPool (M)
  146. Enabling Standalone Operation
  147. Enabling Standalone Operation for a Mobile Health Platform
  148. Energy-Efficient Brain-Inspired Hyperdimensional Computing
  149. Energy-Efficient Edge-Pursuit comparator for ultra-low power ADC
  150. Energy-efficient Circuits for Fully Wireless Brain-machine Interfaces
  151. Energy Efficient AXI Interface to Serial Link Physical Layer
  152. Energy Efficient Serial Link
  153. Energy Efficient Smart Devices For Construction Building Maintenance Hilti Collaboration
  154. Energy Efficient SoCs
  155. Engineering For Kids
  156. Enhancing Our DMA Engine With Virtual Memory (M/1-3S/B)
  157. Enhancing our DMA Engine with Fault Tolerance
  158. Enhancing our DMA Engine with Vector Processing Capabilities (1-2S/B)
  159. Evaluating An Ultra low Power Vision Node
  160. Evaluating SoA Post-Training Quantization Algorithms
  161. Evaluating The Use of Snitch In The PsPIN RISC-V In-network Accelerator (M)
  162. Evaluating memory access pattern specializations in OoO, server-grade cores (M)
  163. Evaluating the RiscV Architecture
  164. Event-Driven Convolutional Neural Network Modular Accelerator
  165. Event-Driven Vision on an embedded platform
  166. Event-based navigation on autonomous nano-drones
  167. Every individual on the planet should have a real chance to obtain personalized medical therapy
  168. Evolved EDGE Physical Layer Incremental Redundancy Architecture
  169. Experimental Validation of Impact Ionization Models for TCAD Simulation by a Novel Characterization Technique
  170. Exploitation of Inherent Error Resilience of Wireless Systems under Unreliable Silicon
  171. Exploration and Hardware Acceleration of Intra-Layer Mixed-Precision QNNs
  172. Exploratory Development of a Unified Foundational Model for Multi Biosignal Analysis
  173. Exploring Algorithms for Early Seizure Detection
  174. Exploring NAS spaces with C-BRED
  175. Exploring feature selection and classification algorithms for ultra-low-power closed-loop systems for epilepsy control
  176. Exploring features and algorithms for ultra-low-power closed-loop systems for epilepsy control
  177. Exploring schedules for incremental and annealing quantization algorithms
  178. Extend the RI5CY core with priviledge extensions
  179. Extended Verification for Ara
  180. Extending Our DMA Architecture with SiFives TileLink Protocol (1-3S/B)
  181. Extending our FPU with Internal High-Precision Accumulation (M)
  182. Extending the HERO RISC-V HPC stack to support multiple devices on heterogeneous SoCs (M/1-3S)
  183. Extending the RISCV backend of LLVM to support PULP Extensions
  184. Extension and Evaluation of TinyDMA (1-2S/B/2-3G)
  185. Extreme-Edge Experience Replay for Keyword Spotting
  186. FFT-based Convolutional Network Accelerator
  187. FFT HDL Code Generator for Multi-Antenna mmWave Communication
  188. FPGA-Based Digital Frontend for 3G Receivers
  189. FPGA-based Implementation of a Novel Cell-Search Algorithm for Mobile Communications
  190. FPGA-based Testbed Implementation of an Extended-Coverage Point-to-Point Communication Link for the Internet of Things
  191. FPGA Optimizations of Dense Binary Hyperdimensional Computing
  192. FPGA System Design for Computer Vision with Convolutional Neural Networks
  193. FPGA Testbed Implementation for Bluetooth Indoor Positioning
  194. FPGA acceleration of ultrasound computed tomography for in vivo tumor screening
  195. FPGA mapping of RPC DRAM
  196. Fast Accelerator Context Switch for PULP
  197. Fast Simulation of Manycore Systems (1S)
  198. Fast and Accurate Multiclass Inference for Brain–Computer Interfaces
  199. Fault-Tolerant Floating-Point Units (M)
  200. Feature Extraction and Architecture Clustering for Keyword Spotting (1S)
  201. Feature Extraction for Speech Recognition (1S)
  202. Ferroelectric Memristors for Artificial Neural Networks (IBM-Zurich)
  203. Finalizing and Releasing Our Open-source AXI4 IPs (1-3S/B/2-3G)
  204. Finite Element Simulations of Transistors for Quantum Computing
  205. Finite element modeling of electrochemical random access memory
  206. Fitting Power Consumption of an IP-based HLS Approach to Real Hardware (1-3S)
  207. Flexfloat DL Training Framework
  208. Flexible Front-End Circuit for Biomedical Data Acquisition
  209. Floating-Point Divide & Square Root Unit for Transprecision
  210. Forward error-correction ASIC using GRAND
  211. Freedom from Interference in Heterogeneous COTS SoCs
  212. Full-band simulations of InP/GaAsSb/InP Double Heterojunction Bipolar Transistors (DHBTs)
  213. GDBTrace: A Post-Simulation Trace-Based RISC-V GDB Debugging Server (1S)
  214. GPT on the edge
  215. GRAND Hardware Implementation
  216. GSM Voice Capacity Evolution - VAMOS
  217. GUI-developement for an action-cam-based eye tracking device
  218. Glitches Reduce Listening Time of Your iPod
  219. Gomeza old project1
  220. Gomeza old project2
  221. Gomeza old project3
  222. Gomeza old project4
  223. Gomeza old project5
  224. Graph neural networks for epileptic seizure detection
  225. HERO: TLB Invalidation
  226. Hardware/software codesign neural decoding algorithm for “neural dust”
  227. Hardware Accelerated Derivative Pricing
  228. Hardware Accelerator Integration into Embedded Linux
  229. Hardware Accelerator for Model Predictive Controller
  230. Hardware Constrained Neural Architechture Search
  231. Hardware Exploration of Shared-Exponent MiniFloats (M)
  232. Hardware Support for IDE in Multicore Environment
  233. Herschmi
  234. High-Resolution, Calibrated Folding ADCs
  235. High-Resolution Large-Bandwidth Delta-Sigma A/D Converters in Ultra-Scaled CMOS
  236. High-Speed Digital-to-Analog Converter (DAC) for massive MIMO testing in 65nm CMOS
  237. High-Speed SAR ADC for next generation wireless communication in 12nm FinFET
  238. High-Throughput Authenticated Encryption Architectures based on Block Ciphers
  239. High-Throughput Hardware Implementations of Authenticated Encryption Algorithms
  240. High-speed Scene Labeling on FPGA
  241. High-throughput Embedded System For Neurotechnology in collaboration with INI
  242. High Performance Cellular Receivers in Very Advanced CMOS
  243. High Performance Digitally-Assisted Time Domain ADC Design for DPLL used in Cellular IOT
  244. High Speed FPGA Trigger Logic for Particle Physics Experiments
  245. High performance continous-time Delta-Sigma ADC for biomedical applications
  246. High performance continuous-time Delta-Sigma ADC for magnetic resonance imaging
  247. Hybrid Analog/Digital Leveling Loop for Very-Low-Distortion Oscillator
  248. Hyper-Dimensional Computing Based Predictive Maintenance
  249. Hyper Meccano: Acceleration of Hyperdimensional Computing
  250. Hypervisor Extension for Ariane (M)
  251. IBM A2O Core
  252. IBM Research–Zurich
  253. IP-Based SoC Generation and Configuration (1-3S)
  254. IP-Based SoC Generation and Configuration (1-3S/B)
  255. ISA extensions in the Snitch Processor for Signal Processing (1M)
  256. ISA extensions in the Snitch Processor for Signal Processing (M)
  257. Ibex: Bit-Manipulation Extension
  258. Ibex: FPGA Optimizations
  259. Ibex: Tightly-Coupled Accelerators and ISA Extensions
  260. Image Sensor Interface and Pre-processing
  261. Implementation of Computationally Efficient Scattering Mechanisms for Periodic Devices and 2D Materials
  262. Implementation of a 2-D model for Li-ion batteries
  263. Implementation of a Cache Reliability Mechanism (1S/M)
  264. Implementation of a Coherent Application-Class Multicore System (1-2S)
  265. Implementation of a Heterogeneous System for Image Processing on an FPGA
  266. Implementation of a Heterogeneous System for Image Processing on an FPGA (S)
  267. Implementation of a Small and Energy-Efficient RISC-V-based Vector Accelerator (1M)
  268. Implementation of an AES Hardware Processing Engine (B/S)
  269. Implementation of an Accelerator for Retentive Networks (1-2S)
  270. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RI5CY core
  271. Implementation of the RISC-V Bit Manipulation (RVB) extensions for our RISC-V core
  272. Implementing A Low-Power Sensor Node Network
  273. Implementing Configurable Dual-Core Redundancy
  274. Implementing DSP Instructions in Banshee (1S)
  275. Implementing Hibernation on the ARM Cortex M0
  276. Improved Collision Avoidance for Nano-drones
  277. Improved Reacquisition for the 5G Cellular IoT
  278. Improved State Estimation on PULP-based Nano-UAVs
  279. Improving Cold-Start in Batteryless And Energy Harvesting Systems
  280. Improving Resiliency of Hyperdimensional Computing
  281. Improving Scene Labeling with Hyperspectral Data
  282. Improving SystemVerilog Support for Free And Open-Source EDA Tools (1-3S/B)
  283. Improving datarate and efficiency of ultra low power wearable ultrasound
  284. Improving our Smart Camera System
  285. In-ear EEG signal acquisition
  286. Indoor Positioning with Bluetooth
  287. Indoor Smart Tracking of Hospital instrumentation
  288. Inductive Charging Circuit for Implantable Devices
  289. Influence of the Initial FilamentGeometry on the Forming Step in CBRAM
  290. Influence of the Initial Filament Geometry on the Forming Step in CBRAM.
  291. Infrared Wake Up Radio
  292. Integrated silicon photonic structures
  293. Integrated silicon photonic structures-Lumiphase
  294. Integrating Hardware Accelerators into Snitch
  295. Integrating Ultrasound Technology into a Fitness Tracking Device (1M, 2 B/S)
  296. Integrating an Open-Source Double-Precision Floating-Point DivSqrt Unit into CVFPU (1S)
  297. Integration Of A Smart Vision System
  298. Intelligent Disaster Early-Warning System (1-2S/M)
  299. Intelligent Power Management Unit (iPMU)
  300. Interference Cancellation for EC-GSM-IoT
  301. Interference Cancellation for Evolved EDGE on the RazorEDGE baseband ASIC
  302. Interference Cancellation for the cellular Internet of Things
  303. Internet of Things Network Synchronizer
  304. Internet of Things SoC Characterization
  305. Investigating the Cost of Special-Case Handling in Low-Precision Floating-Point Dot Product Units (1S)
  306. Investigation of Metal Diffusion in Oxides for CBRAM Applications
  307. Investigation of Quantization Strategies for Retentive Networks (1S)
  308. Investigation of the high-performance multi-threaded OoO IBM A2O Core (1-3S)
  309. Investigation of the source starvation effect in III-V MOSFET
  310. IoT Turbo Decoder
  311. Jammer-Resilient Synchronization for Wireless Communications
  312. Jammer Mitigation Meets Machine Learning
  313. Kinetic Energy Harvesting For Autonomous Smart Watches
  314. Knowledge Distillation for Embedded Machine Learning
  315. LAPACK/BLAS for FPGA
  316. LTE-Advanced RF Front-end Design in 28nm CMOS Technology
  317. LTE IoT Network Synchronization
  318. Learning Image Compression with Convolutional Networks
  319. Learning Image Decompression with Convolutional Networks
  320. Learning at the Edge with Hardware-Aware Algorithms
  321. Level Crossing ADC For a Many Channels Neural Recording Interface
  322. Libria
  323. LightProbe - 192cha Multiplexer Stage (Rigid-Flex-PCB Project)
  324. LightProbe - 200G Remote DMA for GPU FPGA Data Transfers
  325. LightProbe - CNN-Based-Image-Reconstruction
  326. LightProbe - Design of a High-Speed Optical Link
  327. LightProbe - Frontend Firmware and Control Side Channel
  328. LightProbe - Implementation of compressed-sensing algorithms
  329. LightProbe - Thermal-Power aware on-head Beamforming
  330. LightProbe - Ultracompact Power Supply PCB
  331. LightProbe - WIFI extension (PCB)
  332. Linux Driver for built-in ADC using DMA and Programmable Real-Time Unit (PRU) support on Beaglebone Black used as embedded HPC-performance-monitoring device
  333. Linux Driver for fine-grain and low overhead access to on-chip performance counters
  334. Low-Complexity MIMO Detection
  335. Low-Dropout Regulators for Magnetic Resonance Imaging
  336. Low-Power Time Synchronization for IoT Applications
  337. Low-Resolution 5G Beamforming Codebook Design
  338. Low-power Clock Generation Solutions for 65nm Technology
  339. Low-power Temperature-insensitive Timer
  340. Low-power chip-to-chip communication network
  341. Low-power time synchronization for IoT applications
  342. Low Latency Brain-Machine Interfaces
  343. Low Power Embedded Systems and Wireless Sensors Networks
  344. Low Power Geolocalization And Indoor Localization
  345. Low Power Neural Network For Multi Sensors Wearable Devices
  346. Low Power One bit Microphone for Acoustic Imaging Using A Parallel Processor
  347. Low Precision Ara for ML
  348. Low Resolution Neural Networks
  349. ML based Quantitative Movement Analysis on a Portable IoT Camera (1-2S/B)
  350. Machine Learning for extracting Muscle features from Ultrasound raw data
  351. Machine Learning for extracting Muscle features using Ultrasound
  352. Machine Learning for extracting Muscle features using Ultrasound 2
  353. Machine Learning on Ultrasound Images
  354. Main Page
  355. Make Cellular Internet of Things Receivers Smart
  356. Manycore System on FPGA (M/S/G)
  357. Mapping Networks on Reconfigurable Binary Engine Accelerator
  358. Matheus Cavalcante
  359. Mattia
  360. MemPool on HERO
  361. MemPool on HERO (1S)
  362. Memory Augmented Neural Networks in Brain-Computer Interfaces
  363. Minimal Cost RISC-V core
  364. Minimum Variance Beamforming for Wearable Ultrasound Probes
  365. Mixed-Precision Neural Networks for Brain-Computer Interface Applications
  366. Modeling FlooNoC in GVSoC (S/M)
  367. Modeling High Bandwidth Memory for Rapid Design Space Exploration (1-3S/B)
  368. Modular Distributed Data Collection Platform
  369. Modular Frequency-Modulation (FM) Music Synthesizer
  370. Molecular Binding Kinetics Modelling of NO2 on Graphene/hBN Heterostructure
  371. Monocular Vision-based Object Following on Nano-size Robotic Blimp
  372. Moritz Schneider
  373. Multi-Band Receiver Design for LTE Mobile Communication
  374. Multi-Modal Environmental Sensing With GAP9 (1-2S)
  375. Multisensory system for performance analysis in ski jumping (M/1-2S/B)
  376. Multiuser Equalization and Detection for 3GPP TD-SCDMA
  377. NAND Flash Open Research Platform
  378. NORX - an AEAD algorithm for the CAESAR competition
  379. NVDLA meets PULP
  380. Nanoelectrode array biosensors - programmable non-overlapping clocks generator project
  381. Nanoscale Hybrid III-V Plasmonic Laser for Low-Power Photonic ICs
  382. Near-Memory Training of Neural Networks
  383. Near-Optimal Reduced-Complexity Sequence Detectors for TD-HSPA
  384. Network-off-Chip (M)
  385. Network-on-Chip for coherent and non-coherent traffic (M)
  386. Neural Architecture Search using Reinforcement Learning and Search Space Reduction
  387. Neural Network Algorithms and Interfaces with Accelerators for Embedded Platforms with Real World Applications
  388. Neural Networks Framwork for Embedded Plattforms
  389. Neural Processing
  390. Neural Recording Interface and Signal Processing
  391. Neural Recording Interface and Spike Sorting Algorithm
  392. NeuroSoC RISC-V Component (M/1-2S)
  393. Neuromorphic Intelligence In An Embedded System in Collaboration with AiCTX
  394. Next-Gen Ultrasound Imaging Systems (Industry Student Projects & PhD Opportunity)
  395. NextGenChannelDec
  396. Next Generation Synchronization Signals
  397. Non-binary LDPC Decoder for Deep-Space Optical Communications
  398. Non-blocking Algorithms in Real-Time Operating Systems
  399. Novel Metastability Mitigation Technique
  400. Novel Methods for Jammer Mitigation
  401. Object Detection and Tracking on the Edge
  402. On-Board Software for PULP on a Satellite
  403. On-Device Federated Continual Learning on Nano-Drone Swarms
  404. On-Device Learnable Embeddings for Acoustic Environments
  405. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks
  406. On-Device Training Sparse Sub-Tensor Update Scheme Optimization for CNN-based tasks (SA or MA)
  407. On-chip clock synthesizer design and porting
  408. On - Device Continual Learning for Seizure Detection on GAP9
  409. Online Learning of User Features (1S)
  410. OpenRISC SoC for Sensor Applications
  411. Open Power-On Chip Controller Study and Integration
  412. Optimal System Duty Cycling
  413. Optimal System Duty Cycling for a Mobile Health Platform
  414. Optimal routing for 2D Mesh-based Analog Compute-In-Memory Accelerator Architecture (IBM-Zurich)
  415. Optimizing the Pipeline in our Floating Point Architectures (1S)
  416. Optogenetics And Game Theory Applied To Small Side Bird Using Smart Sensing
  417. Outdoor Precision Object Tracking for Rockfall Experiments
  418. PREM Intervals and Loop Tiling
  419. PREM Runtime Scheduling Policies
  420. PREM on PULP
  421. PULP-Shield for Autonomous UAV
  422. PULP Freertos with LLVM
  423. PULP in space - Fault Tolerant PULP System for Critical Space Applications
  424. PULPonFPGA: Hardware L2 Cache
  425. PULPonFPGA: Lightweight Virtual Memory Support - Coherency Extensions
  426. PULPonFPGA: Lightweight Virtual Memory Support - Multi-Level TLB
  427. PULPonFPGA: Lightweight Virtual Memory Support - Page Table Walker
  428. PULPonFPGA: Lightweight Virtual Memory Support - Physically Contiguous Memory
  429. PULPonFPGA: Lightweight Virtual Memory Support - Software Cache
  430. PULP’s CLIC extensions for fast interrupt handling
  431. PVT Dynamic Adaptation in PULPv3
  432. Palm size chip NMR
  433. Passive Radar for UAV Detection using Machine Learning
  434. Passive and Self Sustaining Receivers For On and Intra Body Communication For Wearable Sensors Networks
  435. Peak-to-average power Reduction
  436. Peripheral Event Linking System for Real-time Capable Energy Efficient SoCs
  437. Phase-change memory devices for emerging computing paradigms
  438. Physical Implementation of Ara, PULP's Vector Machine (1-2S)
  439. Physical Implementation of ITA (2S)
  440. Physical Implementation of MemPool, PULP's Manycore System (1M/1-2S)
  441. Physical Layer Implementation of HSPA+ 4G Mobile Transceiver
  442. Positioning for the cellular Internet of Things
  443. Power Optimization in Multipliers
  444. Power Saver Mode for Cellular Internet of Things Receivers
  445. Practical Reconfigurable Intelligent Surfaces (RIS)
  446. Prasadar
  447. Praxisgerechte Berechnung von Switching Noise in VLSI-Schaltungen
  448. Precise Ultra-low-power Timer
  449. Predict eye movement through brain activity
  450. Predictable Execution on GPU Caches
  451. Pressure and acoustic Smart Sensors Network for Wind Turbines Monitoring
  452. Pretraining Foundational Models for EEG Signal Analysis Using Open Source Large Scale Datasets
  453. Probabilistic training algorithms for quantized neural networks
  454. Probing the limits of fake-quantised neural networks
  455. Processing of 3D Micro-tomography data for Lithium Ion Batteries
  456. Pulse Oximetry Fachpraktikum
  457. Putting Together What Fits Together - GrÆStl
  458. Quantum Key Secured 100 Gbit/s Payload Encryption and its High-Speed Network Interfaces
  459. Quantum Transport Modeling of Interband Cascade Lasers (ICL)
  460. Quantum transport in 2D heterostructures
  461. RISC-V base ISA for ultra-low-area cores (2-3G)
  462. RISC-V based Implementation of Secure Ranging According to IEEE 802.15.4z UWB
  463. RVfplib
  464. Radio Signal Direction Detection For Smart Glasses For Augmented Reality Applications
  465. Real-Time ECG Contractions Classification
  466. Real-Time Embedded Classification of Neural Activity in Rat Barrel Cortex
  467. Real-Time Implementation of Quantum State Identification using an FPGA
  468. Real-Time Motor-Imagery Classification Using Neuromorphic Processor
  469. Real-Time Optical Flow Using Neural Networks
  470. Real-Time Pedestrian Detection For Privacy Enhancement
  471. Real-time Linux on RISC-V
  472. Real-time View Synthesis using Image Domain Warping
  473. Real-time eye movement analysis on a tablet computer
  474. Realtime Gaze Tracking on Siracusa
  475. Receiver design for the DigRF 4G high speed serial link
  476. Reconfigurability of SHA-3 candidates
  477. Reconfigurable Fully-Unrolled 2D-FFT Core Generator for Multi-Antenna mmWave Communication
  478. RedCap-5G for IOT application on prototype taped-out silicon
  479. Reliability by Switching the Embedded ISA in Ibex (1-2S/B/1M)
  480. Resilient Brain-Inspired Hyperdimensional Computing Architectures
  481. Resource-Constrained Few-Shot Learning for Keyword Spotting (1S)
  482. Resource Partitioning of Caches
  483. Resource Partitioning of RPC DRAM
  484. Rethinking our Convolutional Network Accelerator Architecture
  485. Routing 1000s of wires in Network-on-Chips (1-2S/M)
  486. Running Rust on PULP
  487. Runtime partitioning of L1 memory in Mempool (M)
  488. SCMI Support for Power Controller Subsystem
  489. SHAre - An application Specific Instruction Set Processor for SHA-2/3
  490. SSR combined with FREP in LLVM/Clang
  491. Satellite Internet of Things
  492. Scaleout Study on Interleaved Memory Transfers in Huge Manycore Systems with Multiple HBM Channels (M/1-3S)
  493. Scan Chain Fault Injection in a PULP SoC (1S)
  494. Scattering Networks for Scene Labeling
  495. Securing Block Ciphers against SCA and SIFA
  496. Self-Learning Drones based on Neural Networks
  497. Self-Supervised User Positioning in Cell-Free Massive MIMO Systems
  498. Self Aware Epilepsy Monitoring
  499. Semi-Custom Digital VLSI for Processing-in-Memory
  500. Sensor Fusion for Rockfall Sensor Node

View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)